Testing conformance of a deterministic implementation against a non-deterministic stream X-machine

R. M. Hierons\textsuperscript{a} M. Harman\textsuperscript{a}

\textsuperscript{a}Department of Information Systems and Computing, Brunel University, Uxbridge, Middlesex, UB8 3PH, UK.

keywords: Stream X-machines, testing, non-determinism, conformance, deterministic implementation\footnote{This is a preliminary version of the following paper: R.M. Hierons and M. Harman, 2004, Testing conformance of a deterministic implementation to a non-deterministic stream X-machine, Theoretical Computer Science, 323, 1-3, pp. 191-233.}.

Abstract

Stream X-machines are a formalisation of extended finite state machines that have been used to specify systems. One of the great benefits of using stream X-machines, for the purpose of specification, is the associated test generation technique which produces a test that is guaranteed to determine correctness under certain design for test conditions. This test generation algorithm has recently been extended to the case where the specification is non-deterministic. However, the algorithms for testing from a non-deterministic stream X-machine currently have limitations: either they test for equivalence, rather than conformance or they restrict the source of non-determinism allowed in the specification. This paper introduces a new test generation algorithm that overcomes both of these limitations, for situations where the implementation is known to be deterministic.

1 Introduction

Many systems can be modelled by finite state machines. However, if the system’s specification requires memory, then an extended form of finite state machine is required. The stream X machine is just such a form of extended finite state machine. A software development approach is associated with stream X-machines. Here a set of trusted components are integrated to form a larger system, where communication between the components is modelled using a
shared memory. The approach allows test data to be constructed from a model of such a component–based system. The test data is then applied to the implementation.

The most striking aspect of the stream X machine approach is the, at first, implausible-sounding claim that the set of test data constructed from the model is sufficient to 

\textit{guarantee} the correctness of the implementation. This sounds implausible because it seems to contradict Dijkstra’s oft quoted aphorism, which appears, \textit{inter alia}, in his book (co-authored with Dahl and Hoare [8]):

“Program testing can be used to show the presence of bugs, but never to show their absence!”

How could passing a finite set of tests ever provide a \textit{guarantee} of a system’s correctness?

The salient point here is that the approach does \textit{not} guarantee that the implementation is correct if it should turn out that the trust placed in the ‘trusted components’ is a misplaced trust. That is, the approach guarantees that the \textit{integration} of the trusted components is correct, on the \textit{assumption} that the trusted components are, themselves, correct. In this way the stream X machine approach can be regarded as an instance of Gaudel’s [12] testing framework, in which formal proof discharges one part of the correctness demonstration, while testing is used to discharge the remaining part. The combination of formal proof and testing thereby establishes the overall correctness of the system under consideration.

For stream X machines, a full correctness guarantee of the entire system would require the proof of correctness for the trusted components in addition to the results which show that the implementation passes all the tests constructed from the stream X machine model.

Since reliance on ‘trusted components’ is an increasing feature of software development, both by necessity and design, the stream X machine approach offers a soundly-based, yet practicable technique by which the correctness issue can be split into integration–correctness concerns and component–correctness concerns. As such, the approach allows one to guarantee correctness of the implementation concerns, in isolation, simply by passing a set of test data. This is a significant advantage of the approach, and has been the primary motivation for its study (for example see [3–6,19,21]).

The components used to construct the implementation could have been developed from smaller (trusted) components using the Stream X-machine approach. Thus a system could be built from basic components through a sequence of refinement and testing phases.
The model of testing from a stream X machine is one in which tests are generated from a state based model (the stream X machine), and are applied to an implementation which, it is hoped, respects the model. Traditionally, only deterministic stream X-machines have been used for the purpose of describing specifications. This was largely because the stream X-machine test technique was only applicable to deterministic stream X-machines.

However, the restriction to deterministic stream X machines is clearly a significant barrier to its wider uptake. It is part of the nature of a specification to want to leave certain paths open to the designer and implementor of the system. A favourite mechanism by which this is achieved is that of making the specification non-deterministic. That is, the specifier of a system, merely indicates that one of several possibilities should be implemented. This leaves the implementor free to choose that which is the most efficient or practical according to a set of concerns and criteria, the detail of which is unknown or unimportant at the specification level. A technique that is capable of generating test data from non-deterministic stream X machines is therefore an important research goal.

Recently, the test technique has been extended to allow non-determinism [16,24]. However, each piece of published work on testing from a non-deterministic stream X-machine suffers from at least one of the following restrictions:

1. The test generation algorithms assume that the notion of correctness used is equivalence [24]. Thus, the test determines whether the set of traces in the implementation under test (IUT) is identical to that in the specification. However, when the specification is non-deterministic, often the appropriate notion of correctness is conformance: the set of traces in the IUT is contained within the set of traces of the specification. Where conformance is the appropriate form of correctness, algorithms that test for equivalence are not applicable.
2. The algorithms limit the source of non-determinism in the specification [16], thus restricting the set of specifications to which the approach may be applied.

This paper extends the current work by considering the problem of testing a deterministic implementation for conformance to a general non-deterministic stream X-machine. The case in which the specification is non-deterministic and the implementation is deterministic is highly relevant; while most implementations are deterministic, non-determinism aids abstraction and thus is appropriate for specifications. Here the appropriate notion of correctness is conformance rather than equivalence and thus this case is not covered by current approaches to non-determinism. A further extension to the work by Hierons and Harman [16] is provided by weakening the design for test conditions in a similar manner to the changes made by Ipati and Holcombe [24].
When testing from a stream X-machine $M$ it is normal to assume that the
IUT $I$ behaves like some unknown stream X-machine $M_I$. Interestingly, in
the case considered in this paper, $I$ may conform to $M$ even if $M_I$ and $M$
have significantly different structures. This contrasts with problems previ-
ously considered. An important consequence of this observation is that the
traditionally-used W-method cannot be applied. In its place a test procedure,
based on the notion of state counting, is introduced. State counting has pre-
vously been used for testing from a Non-deterministic Finite State Machine
(see, for example, [31,37]).

The rest of this paper is structured as follows. Section 2 briefly reviews the
testing of state based systems. Section 3 provides preliminary material and
gives an example. Section 4 defines the design for test conditions used in this
paper. Section 5 characterises conformance in terms of a relationship between
languages defined by $M_I$ and $M$. Section 6 introduces the test process that
allows the tester to decide whether a word is a member of the language defined
by the stream X-machine $M_I$, that represents the implementation, through
black-box testing. Section 7 considers the problem of finding sequences to
reach and distinguish states of $M$; this problem is significantly altered by the
conditions considered here. Based on this, Section 8 introduces an algorithm
that produces a test that is guaranteed to determine correctness under the
design for test conditions. Section 9 then discusses possible future work and
finally, Section 10 draws conclusions.

2 Background and Motivation

2.1 State based systems

Many systems have a persistent internal state and such systems are often spec-
ified using state-based languages such as Statecharts [13] and SDL [26]. These
languages specify a system in terms of a finite set of logical states, an internal
store, and transitions between the states, each transition being labelled with
an operation that may change the store. Typically, the logical state is used to
indicate which sequences of operations are currently possible while the store
is used to hold additional information. Thus, the logical states and transitions
between them specify the control structure, while the operations that label
the transitions specify the data processing.

Consider, for example, a video recorder (VCR). A model of a VCR might
have logical states such as one representing the VCR being in play mode
and another representing the VCR being paused. There might also be other
data, such as a counter to state how long the currently-loaded cassette has
been playing and information about the configuration settings of the VCR.
This additional data forms part of the internal store. Such a state-based view
of the behaviour of a VCR is highly amenable to state-based modeling and
reasoning.

State-based specification languages have been used for a variety of systems.
SDL is used for the specification of communications protocols while State-
charts are widely used for the specification of reactive systems and now form
part of the Unified Modeling Language (UML). Specifications written in such
languages can usually be thought of as extended finite state machines (EF-
SMs).

Model-based languages such as Z and VDM have also been used for specifying
systems that have an internal state. Interestingly, it has been recognised that it
is useful to devise a logical state structure, and thus produce an EFSM, when
testing from such a specification (see, for example, [9,10,14,33]). The presence
of a logical state structure provides a number of benefits when testing. For
example, it helps in the process of finding a sequence of inputs or events that
set up the state in order for a test to be applied.

The wide reliance upon state-based models for specification, design and rea-
soning about systems has led to a significant research effort concerned with
the verification of state-based systems. One of the primary concerns for this
state-based verification research agenda has been the question of how best to
test state-based systems.

2.2 Testing state based systems

Testing is a process in which the implementation under test (IUT) is provided
with sequences of input values and the resultant behaviours are observed and
checked against the specification. Testing is often divided into at least the
following three stages:

(1) Unit testing: the individual components of the IUT are tested against
their specifications.
(2) Integration testing: the interaction between these components is checked.
(3) System testing: the overall functionality of the system is tested against
the requirements. This phase will often involve users.

When testing from an EFSM, it is sometimes possible to apply techniques that
have been developed for testing from a finite state machine (or transducer).
There is a wide range of such techniques (see, for example, [1,15,17,28,34,35]).
However, in order to apply such techniques, it is necessary to produce a finite
state machine (FSM) from the given EFSM specification. This FSM could be
produced using one of the following approaches.

(1) Expand out the internal store.
(2) Abstract away the internal store.

Where the internal store is infinite, it is not possible to produce an FSM by
expanding out the store. Even where the store is finite, this process leads
to a combinatorial explosion. Thus, for many EFSM specifications, it is not
practical to expand out the internal store. If the store is abstracted away
the resultant sequences need not be feasible in the original EFSM since the
abstraction process removes the preconditions from the transitions (see, for
example, [18,36]). Further, it is often difficult to relate the fault coverage of
the resultant FSM to that of the EFSM. Thus, each of these approaches has
limitations.

When testing from an FSM $M$, it is often possible to produce a checking
experiment: a test that is guaranteed to determine correctness under certain
conditions (see, for example, [7,15,17,30,34]). Typically, it is assumed that the
IUT behaves like some unknown FSM $M'$ that has the same input and output
alphabets as $M$ and no more than $m$ states for some predefined $m$. Thus,
where it is practical to produce an FSM model from the specification, there
exist test generation techniques that provide strong guarantees regarding the
fault-detecting ability of the resultant test sequence.

### 2.3 Stream X-machines

X-machines were introduced by Eilenberg [11]. Later, Holcombe [19] proposed
their use as a specification formalism. The stream X-machine formalism spec-
ifies a system as an EFSM. Stream X-machines provide a convenient standard
formalism within which issues such as test generation may be considered. Fur-
ther, they have been used to specify a range of systems (see, for example,
[4,19–21,27]). Results regarding testing from a stream X-machine can be ap-
pied when testing from specifications written in other state based languages
such as Statecharts (see, for example, [6]).

Associated with stream X-machines is a development and testing philosophy
[21]. Under this philosophy, it is assumed that the system is built from a set
of trusted components. These components may have been tested in a previous
phase, such as unit testing, or they might be imported from a library. System
development could proceed through a sequence of steps, each of which involves
building larger components from smaller components that have already been
developed (see, for example, [21]). Thus, the testing problem reduces to check-
ing that these components have been combined in the correct way and so it
might be seen as an approach to integration testing. This philosophy leads
to methods that generate tests that are guaranteed to determine correctness under certain design for test conditions (see, for example, [4,16,19–24,27]).

When testing from a stream X-machine $M$, it is normal to assume that the IUT behaves like some unknown stream X-machine $M_I$. This makes it possible to formally reason about test effectiveness. In testing it is desirable to apply a set of input sequences that, between them, determine whether the unknown model $M_I$ is a correct implementation of $M$. This paper introduces a new algorithm that produces a test that, under certain design for test conditions, determines whether a deterministic implementation conforms to a specification in the form of a non-deterministic stream X-machine.

It is worth noting that, even where it is practical to produce an FSM from an EFSM by expanding out the store, the test resulting from applying FSM based techniques will normally be much larger than that produced using the stream X-machine methods. This is because the stream X-machine test techniques utilise the belief that the individual components are correct. They avoid the state explosion associated with expanding out the store and may be applied when the store is infinite.

3 Preliminaries and Example

3.1 Finite automata

A finite automaton (FA) $N$ is defined by a tuple $(S, s_0, Z, \delta, \Gamma)$ in which $S$ is a finite set of states, $s_0 \in S$ is the initial state, $Z$ is the finite input alphabet, $\delta$ is the state transfer relation of type $S \times Z \rightarrow S$, and $\Gamma \subseteq S$ is the set of final states. If $N$ receives an input $z \in Z$ when in state $s \in S$ it moves to some state in the set $\delta(s, z)$. Note that given sets $A$ and $B$, $A \leftrightarrow B$ denotes the set of relations between $A$ and $B$ and so may be considered to be equivalent to $A \times B$. Further, if relation $r$ has type $A \leftrightarrow B$ and $a \in A$ then $r(a)$ denotes the set of elements of $B$ related to $a$ under $r$: $r(a) = \{b \in B \mid r(a,b)\}$. The relation $\delta$ may be extended to take an input sequence, giving the relation $\delta^*$ defined below.

**Definition 1** Let $\epsilon$ denote the empty sequence and $z \in Z$, $\bar{z} \in Z^*$. The following define $\delta^*$.

$$\delta^*(s, \epsilon) = \{s\}$$

$$\delta^*(s, \bar{z}z) = \{s' \mid \exists s''.s'' \in \delta^*(s, \bar{z}) \land s' \in \delta(s'', z)\}$$
Throughout this paper, a variable name with a line over it will denote a sequence. The FA $N$ defines a language $L(N)$, of words that can take $N$ from its initial state to some final state, in the following way.

**Definition 2** Given a FA $N = (S, s_0, Z, \delta, \Gamma)$ the language $L(N)$ is defined as $\{ \tau \in Z^* \mid \delta^*(s_0, \tau) \cap \Gamma \neq \emptyset \}$.

Further, given a state $s$ of $N$, there is a corresponding language formed from words that take $N$ from $s$ to a final state.

**Definition 3** Given a FA $N = (S, s_0, Z, \delta, \Gamma)$ and state $s \in S$ the language $L_N(s)$ is defined as $\{ \tau \in Z^* \mid \delta^*(s, \tau) \cap \Gamma \neq \emptyset \}$.

Clearly $L(N) = L_N(s_0)$.

A FA is deterministic if for all $s \in S$ and $z \in Z$ there is at most one possible next state: $\forall s \in S, z \in Z. |\delta(s, z)| \leq 1$. Two FA are equivalent if they define the same language. Given FA $N$, there is some equivalent deterministic FA [32]. A deterministic FA (DFA) is minimal if there is no equivalent DFA with fewer states. Any FA may be rewritten to an equivalent minimal DFA [29]. It will thus be assumed that any FA considered is deterministic and minimal.

### 3.2 Stream X-machines

A stream X-machine is a form of extended finite state machine in which there is a set of states, the transitions between states are labelled with relations, and there is an internal memory. More formally, a stream X-machine is defined by a tuple $(In, Out, S, Mem, \Phi, F, s_0, m_0, \Gamma)$ [21] in which:

- $In$ is the input alphabet.
- $Out$ is the output alphabet.
- $S$ is the finite set of states.
- $Mem$ is the memory. $Mem$ need not be finite.
- $\Phi$ is a set of processing relations, each having type $Mem \times In \leftrightarrow Out \times Mem$.
- $F$ is the next state relation of type $S \times \Phi \leftrightarrow S$.
- $s_0 \in S$ is the initial state.
- $m_0 \in Mem$ is the initial memory value.
- $\Gamma$ is the set of final states.

Essentially, the state transition structure of stream X-machine $M$ determines a set $L$ of sequences of relations from $\Phi^*$: the sequences that label walks from the initial state of $M$ to some final state of $M$. Each of these sequences defines a relationship between input sequences and output sequences. The behaviour defined by $M$ is the union of the relationships (of type $In^* \leftrightarrow Out^*$) defined
by the sequences in $L$. This specified behaviour will be formally defined in
Section 3.4 and will be illustrated by an example in Section 3.3. Note that
traditional definitions of stream X-machines limit the sets $In$ and $Out$ to
being finite. However, it transpires that the results regarding test generation
do not require these restrictions to be in place. Therefore, in this paper, $In$
and $Out$ are allowed to be infinite.

The set $\Phi$ is often called the *type* of $M$. This set denotes the set of relations
from which $M$ is built. Typically, each element of $\Phi$ specifies components that
may be used in the construction of the implementation. Since the philosophy
behind stream X-machine test techniques is that the IUT is built from com-
ponents that are known (or trusted) to be correct, the set $\Phi$ places restrictions
on the IUT.

Observe that the memory $Mem$ need not correspond to the notion of the
memory of a program. Rather, $Mem$ models the passing of values between
components as a (possibly infinite) memory. Thus, $Mem$ might be formed
from tuples, where each element of the tuple corresponds to either a global
variable or a parameter that may be passed between two relations in $\Phi$.

The next state relation $F$ can be extended, to take sequences from $\Phi^*$, to
form the relation $F^*$. It is possible to allow a set of initial states, rather
than a single initial state. However, allowing a set $S_I$ of initial states does
not significantly affect the test generation problem: a test may be devised by
combining those produced for each possible initial state from $S_I$. Thus, to
simplify the explanation, the definition of a stream X-machine will include
one initial state only.

### 3.3 Example

This section introduces an example specification of a stream X machine for
a simple calculation system. The example will be used throughout the pa-
per to illustrate the approach to testing from non-deterministic stream X
machines. The example has been chosen to illustrate the central issues with
non-deterministic stream X machines. In order to do this, the example must
contain at least two states which are not deterministically reachable and two
states which are not pairwise distinguishable. These terms will be formally
defined later. Informally, what this entails, is a stream X machine where there
are two states for which there is no sequence of inputs which is guaranteed
to reach them (not deterministically reachable) and there are two states for
which there is no input sequence which is guaranteed to trigger an output
that distinguishes them. Each of these two properties make testing harder
and complicates the example.
The challenge is therefore to find a suitable example which has these properties, but which is not so complex as to lose its expository value. The example presented here is simplified in order to ensure that it adequately illustrates the definitions, concepts and testing process. The example is contrived in the sense that it is unlikely that such a simplistic calculating device would be built in practice, but is not so contrived that the design choices involved are without intuitive foundation.

The state structure of the calculator stream X-machine is pictured on Figure 1. In what follows, its input, output, memory and operations will be formally defined using the Z notation. The calculator has BUTTONS, Lights and a numeric keypad. Buttons are input devices used to select a particular behaviour. The calculator has a memory which consists of three non-negative integers: the accumulator (A), register (R) and index (I). Initially these three integers are set to zero. The relations used in the machine will now be described.

There are six buttons, in the set BUTTONS. The S button, is used to request a subtraction operation, which subtracts the current value of the register from the current value of the accumulator, storing the result in the accumulator. The buttons represent inputs to the system. The R button, is used to request a single repetition of the subtraction operation. The D button, is used to request the division operation. The P button, is used to request the print operation. The NA button, is used to indicate that a numeric input is to be stored in the Accumulator. The NR button, is used to indicate that a numeric input is to be stored in the register. It is not possible to directly store a value in the index. The NA and NR button are used in conjunction with a numeric keypad which allows the user to enter a single non-negative number.

The calculator has four lights LSub, LSubR, LSlowDiv and LFastDiv, corresponding to the operations, SUB, SUBR, SLOWDIV and FASTDIV. Each of these lights is illuminated when the corresponding operation is invoked. There is also an underflow light LUnderflow, which is illuminated when an attempt
is made to evaluate an expression which would lead to a negative result.

In addition to the lights, there is also a simple screen output device, which is capable of displaying up to two non-negative integers in the range storeable by the accumulator and register. This will be assumed to be the natural numbers, \( \mathbb{N} \).

The operations \textsc{NumR} and \textsc{NumA} cause input to be read from the numeric keypad. The \textsc{NumR} operation is triggered by \( NR \), while the \textsc{NumA} operation is triggered by the \( NA \) button. When the \textsc{NumR} operation is executed the number previously read into the numeric keypad is stored in the register (\( R \)) and the value of the number read in is displayed on the screen. When the \textsc{NumA} operation is executed, the number previously read into the numeric keypad is stored in the accumulator (\( A \)) and the value of the number read in is displayed on the screen.

Finally, at any point in the execution of the machine, the user can press the \( Pr \) button, causing the \textsc{Print} operation to be executed. This causes the value currently stored in the accumulator and register to be displayed on the screen.

The operations, \textsc{Sub}, \textsc{SubR}, \textsc{SlowDiv} and \textsc{FastDiv} perform simple computations on the values stored in the memory. The \textsc{Sub} operation, responds to the \( S \) button, storing the results of subtracting the register from the accumulator (or zero if this would lead to a negative result).

The \textsc{SubR} operation, responds to the \( R \) button. It can be used in conjunction with the \textsc{SlowDiv} operation to achieve division by repeated subtraction. If the value of the accumulator is greater than or equal to the value of the register, then the \textsc{SubR} operation increases the index register by one and subtracts the register contents from the accumulator contents. This will happen if additional iterations are required to compute the integer division result by repeated subtraction. If the accumulator value is less then the register value then the operation does not affect any of the memory values but illuminates the \textsc{LUnderflow} light. This illumination signifies the end of a sequence of applications of the \textsc{SubR} operation. In this way, should the user trigger repeated applications of the \textsc{SubR} operation, by repeatedly pressing the \( S \) button, the machine will compute integer division by repeated subtraction.

The \textsc{FastDiv} operation, responds to the \( D \) button. It stores the result of dividing the contents of the accumulator by the contents of the register using integer division and illuminates the \textsc{LFastDiv} light.

The \textsc{SlowDiv} operation, also responds to the \( D \) button. It affects neither the accumulator nor the register, but stores zero in the index and illuminates the \textsc{LSlowDiv} light. The \textsc{SlowDiv} operation establishes a logical state in which it is possible to compute the result of dividing the contents of the accumulator
by the contents of the register.

This is achieved (albeit slowly) by repeated subtraction; the user must repeatedly invoke the \texttt{SubR} operation until the \texttt{LUnderflow} light is illuminated.

In each state there is a set of operations \{\texttt{SErr}, \texttt{DErr}, \texttt{PErr}, \texttt{RErr}, \texttt{NAErr}, \texttt{NRErr}\} which have the ‘no operation’ effect (other than to light the error light, \texttt{LError}). Adding these operations to the state diagram, complicates the diagram (see Figure 2), but does not affect the essential core structure of the stream \textit{X} machine specification depicted in Figure 1.

The specification is non-deterministic because either the \texttt{FastDiv} operation or the \texttt{SlowDiv} operation can be triggered by the \texttt{D} button. A deterministic implementation must choose between these two.

The above definitions of operations are made more formal and are related back to the definition of a stream \textit{X} machine in the \textit{Z} specification which follows.

\[
\text{BUTTONS} ::= R \mid D \mid S \mid P_r \mid NA \mid NR
\]
\[
\text{Lights} ::= LSub \mid LSubR \mid LSlowDiv \mid LFastDiv \mid LUnderflow \mid LError
\]

The memory (the \textit{Mem} component of the stream \textit{X} Machine as defined in Section 3.2), consists of three components, the accumulator, \textit{A}, the register, \textit{R} and the index \textit{I}.
The initial state of the memory ($m_0$ in the definition in Section 3.2) is defined by the Schema below:

\[
\begin{array}{c}
\text{InitialMemory} \\
\Delta \text{Memory} \\
A' = 0 \\
R' = 0 \\
I' = 0
\end{array}
\]

In the following schemas, the input events (decorated with a ?) correspond to the pressing of buttons, while the output events (decorated with !) correspond to the illumination of lights or the display of accumulator and register values on the screen. In terms of the definition of a stream X machine presented in Section 3.2, the input events form the set $In$, while the output events form the set $Out$.

The user functions \textsc{Print}, \textsc{NumR}, \textsc{NumA}, \textsc{Sub}, \textsc{SubR}, \textsc{SlowDiv} and \textsc{FastDiv}, form the set of operations (the set $\Phi$ in the definition in Section 3.2) and are defined as follows:

\[
\begin{array}{c}
\text{Print} \\
\Xi \text{Memory} \\
b? : \text{BUTTONS} \\
r! : \mathbb{N} \times \mathbb{N} \\
b? = Pr \\
r! = (A, R)
\end{array}
\]
<table>
<thead>
<tr>
<th>Sub</th>
<th>b? : BUTTONS</th>
<th>( \Delta \text{Memory} )</th>
<th>r! : Lights</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>( b? = S )</td>
<td>((A \geq R \land A' = A - R \lor A &lt; R \land A' = 0))</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( R' = R )</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>( I' = I )</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>( r! = \text{LSub} )</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>SubR</th>
<th>b? : BUTTONS</th>
<th>( \Delta \text{Memory} )</th>
<th>r! : Lights</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>( b? = S )</td>
<td>((A - R &lt; 0 \land A' = I \land R' = R \land I' = I \land r! = \text{LUnderflow} \lor )</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( A - R \geq 0 \land A' = A - R \land R' = R \land I' = I + 1 \land r! = \text{LSubR} ))</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>NumR</th>
<th>u? : BUTTONS ( \times \mathbb{N} )</th>
<th>( \Delta \text{Memory} )</th>
<th>r! : ( \mathbb{N} )</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>( \exists i : \mathbb{N} \cdot u? = (\mathbb{N}R, i) )</td>
<td>( A' = A )</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R' = i )</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( I' = I )</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( r! = i )</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>NumA</th>
<th>u? : BUTTONS ( \times \mathbb{N} )</th>
<th>( \Delta \text{Memory} )</th>
<th>r! : ( \mathbb{N} )</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>( \exists i : \mathbb{N} \cdot u? = (\mathbb{N}A, i) )</td>
<td>( A' = i )</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R' = R )</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( I' = I )</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( r! = i )</td>
<td></td>
</tr>
</tbody>
</table>
In addition to the user functions above, there is a set of six ‘error’ functions which are triggered when the user attempts to invoke a function which has no effect. The presence of these functions makes the specification completely specified.
3.4 Properties of stream X-machines

This section will describe a number of properties of stream X-machines that will be used throughout the paper. It will also define the semantics of stream X-machines.

A stream X-machine $M$ can be represented by a finite automaton, called the associated automaton, that is defined below. Essentially, the associated automaton inherits the state and transition structure of the stream X-machine but has no internal memory.
Definition 4  Given stream X-machine $M = (In, Out, S, Mem, \Phi, F, s_0, m_0, \Gamma)$, the associated automaton $A(M)$ is $(S, s_0, \Phi, F, \Gamma)$.

The stream X-machine $M$ is minimal if $A(M)$ is minimal. When looking at the problem of testing from a stream X-machine it is normal to assume that every state is a final state and thus $\Gamma = S$ [21]. This is not usually a restriction when considering interactive systems. Since any non-deterministic finite automaton can be rewritten to form an equivalent minimal deterministic FA (DFA), it will be assumed that $A(M)$ is a minimal DFA and thus that $F$ is a function.

Given a sequence $\mathcal{f}$ of elements from $\Phi$, $\|\mathcal{f}\|$ will denote the relation of type $Mem \times In^* \leftrightarrow Out^* \times Mem$ induced by $\mathcal{f}$. Essentially, $\|\mathcal{f}\|$ corresponds to the possible results of executing the sequence of relations from $\mathcal{f}$ in the given order.

Definition 5  Given a sequence $\mathcal{g} \in \Phi^*$, $\mathcal{g}$ induces the relation $\|\mathcal{g}\|$, of type $Mem \times In^* \leftrightarrow Out^* \times Mem$, defined by the following in which $f \in \Phi$ and $f' \in \Phi^*$.

$$\|\epsilon\| = \{(m, \epsilon), (\epsilon, m) \mid m \in Mem\}$$

$$\|f f'\| = \{(m, xx), (yy, m') \mid \exists m'' \in Mem. ((m, x), (y, m'')) \in \|f\| \land ((m'', x), (y, m')) \in f\}$$

Consider, for example, the sequence $<\text{NumR}, \text{NumA}>$ of operations from the calculator example. The first operation has an input consisting of an integer $x_1$ and the pressing of the $\text{N}R$ button. It updates the register and outputs the value $x_1$. The second operation has an input consisting of an integer $x_2$ and the pressing of the $\text{NA}$ button. It updates the accumulator and outputs the value $x_2$. Let the memory with $A = a$, $R = r$ and $I = i$ be denoted by the tuple $(a, r, i)$. Thus, the following is the relation defined by $<\text{NumR}, \text{NumA}>$.

$$\|<\text{NumR}, \text{NumA}>\| = \{((a, r, i), <(\text{N}R, x_1), (\text{NA}, x_2)>) \land <x_1, x_2 >, (x_2, x_1, i)>) \mid a \in \mathbb{N} \land r \in \mathbb{N} \land i \in \mathbb{N} \land x_1 \in \mathbb{N} \land x_2 \in \mathbb{N\}}$$

Since a stream X-machine starts with an initial memory $m_0$, $\mathcal{f}$ defines a relation $\langle \mathcal{f} \rangle$ between input sequences and output sequences. This is formed by restricting the relation $\|\mathcal{f}\|$ to the case where the initial memory is $m_0$ and then abstracting away the final memory.
Definition 6
\[ \langle \mathcal{F} \rangle = \{ (x, y) \mid \exists m \in \text{Mem}.((m_0, x), (y, m)) \in \parallel \mathcal{F} \parallel \} \]

The calculator starts with memory \((0, 0, 0)\). Thus \(\langle \text{NumR, NumA} >\) is as follows:

\[ \langle \text{NumR, NumA} >\] =
\[ \{ (<\text{NR}, x_1), (<\text{NA}, x_2) ), (<x_1, x_2) ) \mid x_1 \in \mathbf{N} \land x_2 \in \mathbf{N} \} \]

The stream X-machine \(M\) can be seen as defining a relation between input sequences and output sequences. An input sequence \(x\) is related to an output sequence \(y\) if some sequence of consecutive arcs, from the initial state of \(M\) to a final state of \(M\), gives a sequence of relations that allows \(y\) to be produced in response to \(x\) when the initial memory is \(m_0\). The set of sequences of arcs from the initial state of \(M\) to a final state of \(M\) defines the regular language \(L(\mathcal{A}(M))\) and each sequence \(\mathcal{F} \in L(\mathcal{A}(M))\) induces a relation \(\langle \mathcal{F} \rangle\) of type \(\text{In}^* \leftrightarrow \text{Out}^*\). More formally, \(M\) defines a relation, denoted \([M]\), of type \(\text{In}^* \leftrightarrow \text{Out}^*\) defined in the following way.

Definition 7
\[ [M] = \bigcup_{\mathcal{F} \in L(\mathcal{A}(M))} \langle \mathcal{F} \rangle \]

Definition 8 Given a relation \(R\) of type \(A \leftrightarrow B\), \(\text{dom}\ R\) denotes the set of values in \(A\) related to values in \(B\) under \(R\).

\[ \text{dom}\ R = \{ a \in A \mid \exists b. b \in B \land (a, b) \in R \} \]

The stream X-machine \(M\) has an input domain: the set of input sequences that are related to output sequences under \([M]\).

Definition 9 Given a stream X-machine \(M\), the input domain of \(M\), denoted \(\text{dom}\ M\), is defined by:

\[ \text{dom}\ M = \{ \bar{x} \in \text{In}^* \mid \exists \bar{y}. \bar{y} \in \text{Out}^* \land (\bar{x}, \bar{y}) \in [M] \} \]

Definition 10 Stream X-machine \(M\) is completely specified if and only if \(\text{dom}\ M = \text{In}^*\).

It is straightforward to show that the stream X-machine given in Figure 2 is completely specified.
Where \( M \) is not completely specified, it is possible to complete \( [M]_\bot \), using a symbol \( \bot \notin In \) that represents the behaviour terminating with an error. \( [M]_\bot \) is defined by the following [16].

**Definition 11** Given input sequence \( \pi \) and output sequence \( \eta, (\pi, \eta) \in [M]_\bot \) if and only if one of the following hold:

(1) \( (\pi, \eta) \in [M] \).

(2) \( \pi \notin \text{dom } M, \pi = \pi_1\pi_2 \) for some maximal length \( \pi_1 \in \text{dom } M \), \( \eta = \eta_1 \bot \), and \( (\pi_1, \eta_1) \in [M] \).  

The first rule deals with the case where \( M \) is defined on \( \pi \) and the second rule deals with the case where \( M \) is not defined on \( \pi \). The second rule essentially says that the output sequence is found by following the sequence of outputs produced in response to the input sequence until a failure occurs. At this point the value \( \bot \) is produced and no more output is observed.

Throughout this paper \( I \) will denote the implementation under test. As is usual, it will be assumed that the input and output domains of \( I \) are the same as those of the specification. Thus, since it will be assumed that \( I \) is deterministic, \( I \) is a function from the set of input sequences to the set of output sequences. Thus \( I \) has type \( In^* \rightarrow Out^* \).

There are certain classes of stream X-machines.

**Definition 12** Stream X-machine \( M = (In, Out, S, Mem, \Phi, F, s_0, m_0, \Gamma) \) is deterministic if and only if \( [M] \) is a (possibly partial) function.

Thus, if stream X-machine \( M \) is deterministic, for each input sequence \( \pi \in In^* \) there is at most one output sequence \( \eta \in Out^* \) such that \( (\pi, \eta) \in [M] \).

A number of different structural properties of a stream X-machine may lead to non-determinism. It is possible to restrict the sources of non-determinism in the specification.

**Definition 13** Stream X-machine \( M = (In, Out, S, Mem, \Phi, F, s_0, m_0, \Gamma) \) is quasi-non-deterministic [16] if for all \( s \in S \) and \( f, f' \in \Phi \), if \( (s, f), (s, f') \in \text{dom } F \) and \( f \neq f' \) then \( \text{dom } f \cap \text{dom } f' = \emptyset \).

This means that, given the state, memory and input, at most one relation may be triggered. However, non-determinism may still occur through the relations not being functions. This restriction is applied by Hierons and Harman [16]. It will transpire that by removing this restriction we significantly alter the test generation problem.
3.5 Notions of correctness

The IUT $I$ is equivalent to a stream X-machine $M$ if and only if $I$ and $M$ define the same relation between input sequences and output sequences. This is the case if and only if $I = [M] \perp$. Equivalence is the standard notion of correctness used where the specification and implementation are both deterministic.

When the specification is non-deterministic the appropriate notion of correctness is often weaker than equivalence. The specification gives a range of allowed behaviours and the behaviours in the IUT must be drawn from this. This alternative notion of correctness is often called conformance.

The IUT $I$ conforms to stream X-machine $M$ if and only if every input/output sequence (or trace) of $I$ is also a trace of $M$. The following formally defines what it means for $I$ to conform to $M$.

**Definition 14** $I$ conforms to $M$ if and only if $I \subseteq [M] \perp$. $I$ conforming to $M$ will be denoted $I \preceq M$.

The following is an immediate consequence of the above definition.

**Proposition 1** Assuming $I$ behaves like some (possibly unknown) stream X-machine $M_I$ with the same input alphabet as $M$, $I$ conforms to $M$ if and only if $[M_I] \perp \subseteq [M] \perp$.

4 Testing and design for test conditions

When testing against a formal specification it is normal to assume that the implementation $I$ is functionally equivalent to some element of a fault domain that contains a set of models described using a particular formal language (see, for example, [25]). When testing from a stream X-machine the fault domain contains stream X-machines: it is assumed that the implementation behaves like some unknown stream X-machine $M_I$ with the same input and output alphabets, memory, and initial memory as $M$. Since we assume that it is known that the IUT $I$ is deterministic, $M_I$ must be deterministic. Further restrictions, called design for test conditions, are placed on $M$ and the fault model.

It is worth briefly explaining why it may often be assumed that the model $M_I$ has the same memory ($Mem$) as $M$. Recall that the memory models the values that may be passed between components from $\Phi$: it acts like a (possibly infinite) central store that may be accessed and updated by any element from $\Phi$. Since each component from $M_I$ is known to conform to a component
from \( \Phi \) and the interfaces of these components are known, the components from \( M_I \) do not access or affect values outside of this central store. Thus, the memory/central store of \( M_I \) is contained within that of \( M \). It is possible to assume that \( M_I \) has memory \( Mem \) since values in \( Mem \) that are not required by \( M_I \) have no influence on testing. It is also assumed that \( M \) and \( M_I \) are initialized with the same values for the memory.

The design for test conditions may be divided into two groups [16]: specify for test conditions that place restrictions on \( \Phi \); and test hypotheses that place restrictions on \( M_I \). These conditions will be described in the following.

When testing, test input may be chosen from a special set [24]. This might also restrict the possible memory values met in testing. These notions, based on those described by Ipate and Holcombe [24], will now be defined.

**Definition 15** A test environment \( TE \) is some pair \((M, U)\), where \( M \subseteq Mem \) and \( U : \Phi \to \mathcal{P}(In) \); we write \( U(f) \) as \( U_f \).

The design for test conditions will be defined in terms of \( TE \). Essentially \( TE \) will be used to restrict the test input used: only input values from \( U_f \) will be used to try to trigger \( f \). This weakens the overall design for test conditions by considering only some subset of values; those specified in \( TE \). Naturally, in some cases \( TE \) will allow any input: \( M = Mem \) and for all \( f \in \Phi \), \( U_f = In \).

It will be important that, when testing using \( TE \), values outside \( M \) are not met: the result of applying \( f \) with an input from \( U_f \), when \( M \) has memory in \( M \) must lead to \( M \) having a memory value from \( M \). This is guaranteed if \( \Phi \) is closed with respect to \( TE \) [24].

**Definition 16** \( \Phi \) is closed with respect to \( TE \) if \( m_0 \in M \) and for all \( f \in \Phi \), \( x \in U_f, m \in M, y \in Out, \) and \( m' \in Mem, \) if \(( (m, x), (y, m') ) \in f \) then \( m' \in M \).

The design for test conditions will now be described.

Informally, \( \Phi \) is output distinguishable with respect to \( TE \) if when restricting testing to values allowed by \( TE \), the output determines which relation has been applied. That is, given any two different relations \( f_1, f_2 \in \Phi \), a memory value \( m \in M \), and an input value \( x \in U_{f_1} \cup U_{f_2} \), the two relations cannot lead to the same output value if given \( x \) when the memory is \( m \). This property allows the tester to associate input/output behaviour with relations from \( \Phi \) [16,21].

**Definition 17** \( \Phi \) is output distinguishable with respect to \( TE \) if for all \( f_1, f_2 \in \Phi \) such that \( f_1 \neq f_2 \), all \( x \in U_{f_1} \cup U_{f_2}, \) all \( y \in Out, \) and all \( m, m' \in M \) such that \(( (m, x), (y, m') ) \in f_1 \), there does not exist \( m'' \in M \) such that
Informally, $\Phi$ is observable with respect to $TE$ if, when restricting testing to $TE$, the output from a relation can be used to determine the new memory value after its application. Observability allows the tester to determine the expected memory value based on the input and the output observed [16]. Without this property, it is difficult for the tester to determine an appropriate next input since this will typically depend on the current memory value.

**Definition 18** $\Phi$ is observable with respect to $TE$ if and only if $\forall f \in \Phi, m \in M, x \in U_f$

$$((y_1, m_1), (y_2, m_2)) \in f(m, x) \Rightarrow ((y_1 = y_2) \Rightarrow (m_1 = m_2)).$$

Possible ways of weakening this condition will be discussed in Section 9.

Informally $\Phi$ is complete with respect to $TE$ if for each $f \in \Phi$, the tester can always apply an input from $U_f$, that is capable of triggering $f$, as long as the current memory value is known and is from $M$. Note that this does not require that there actually be a transition from every state labelled with $f$, just that if there is such a transition then it can be followed by issuing an input from $U_f$ regardless of memory.

**Definition 19** $\Phi$ is complete with respect to $TE$ if $\forall m \in M, f \in \Phi. \exists x \in U_f. (m, x) \in dom f$.

The following are the specify for test conditions. It is worth noting that they are weaker than those used by Hierons and Harman [16].

**Definition 20** If $\Phi$ is the relation set of a non-deterministic stream X-machine $M = (In, Out, S, Mem, \Phi, F, s_0, m_0, \Gamma)$, for which $A(M)$ is deterministic, and the test environment is $TE$ then the specify for test conditions are:

1. $\Phi$ is closed with respect to $TE$;
2. $\Phi$ is output distinguishable with respect to $TE$;
3. $\Phi$ is observable with respect to $TE$;
4. $\Phi$ is complete with respect to $TE$.

These conditions differ from those used by Hierons and Harman [16] only in the introduction of the test environment $TE$. If $TE$ allows all memory and input values, the specify for test conditions reduce to those previously given. However, as long as $TE$ is closed with respect to $\Phi$, reducing the set of values allowed by $TE$ weakens the specify for test conditions applied to $M$. Naturally, they introduce conditions on $TE$: not all choices of $TE$ allow these specify for test conditions to be satisfied.
It has been noted that a stream X-machine which does not satisfy the specify for test conditions can always be rewritten to one that does satisfy these conditions [21]. This rewriting might involve the addition of new input and output values. Potentially these could either be removed or hidden when the system is released.

Consider the example given in Figure 2. In this paper we will use the test environment $TE = (\text{Mem}, \text{In})$: we will not restrict the input values that can be used in testing. The presence of the lights ensures that the operations are pairwise output distinguishable. The error operations guarantee that the specification is completely specified.

Since the test environment allows any memory value from $\text{Mem}$, $\Phi$ is immediately closed with respect to $TE$: an operation cannot lead to a memory value outside the set given in $TE$ since this set contains all the possible memory values. The print operation, $\text{Print}$ and the six ‘error’ operations, $S\text{Err}$, $D\text{Err}$, $P\text{Err}$, $R\text{Err}$, $N\text{AErr}$ and $N\text{RErr}$ do not change the value of $\text{Mem}$ and so these are vacuously observable. Since all the relations are actually functions, they are automatically observable.

To be complete with respect to $TE$, every operation must have some input which triggers it in every memory from $\text{Mem}$. This can easily be verified. Thus, the example in Figure 2 satisfies the specify for test conditions.

The test hypotheses will now be described. It will be assumed that $I$ behaves like some unknown stream X-machine $M_I = (\text{In}, \text{Out}, S', \text{Mem}, \Phi', F', s'_0, m_0, \Gamma')$. When testing from a deterministic stream X-machine it is normal to assume that $M$ and $M_I$ have the same sets of functions: faults may only occur through an incorrect state structure [21]. This assumption relates to either reusing trusted components or building a system from components that have been thoroughly tested. When testing for conformance, rather than equivalence, this assumption is relaxed to the assumption that each element of the set $\Phi'$ of relations of $M_I$ conforms to some relation in $M$. A relation $f'$ conforms to a relation $f$ if and only if $f'$ and $f$ have the same preconditions and every pair in $f'$ is also contained in $f$. A relation $f' \in \Phi'$ conforming to a relation $f \in \Phi$ will be denoted $f' \leq f$.

**Definition 21**  Given $f' \in \Phi'$ and $f \in \Phi$, $f' \leq f$ if and only if $\text{dom} f' = \text{dom} f$ and $f' \subseteq f$. Further, $\Phi' \leq \Phi$ if and only if $\forall f' \in \Phi' \exists f \in \Phi. f' \leq f$.

Informally, this means that $f'$ conforms to $f$ if they have the same input domain and any behaviour allowed by $f'$ is also allowed by $f$. It is possible to extend $\leq$ to take sequences of relations, giving $\leq^*$ [16].

Suppose $M_I$ has a relation set $\Phi'$ with $\Phi' \leq \Phi$. In a slight abuse of notation, it is possible to talk about $\Phi'$ satisfying the specify for test conditions with
for a relation $f' \in \Phi'$ $U_{f'} = U_f$ for the (unique\(^2\)) relation $f \in \Phi$ with $f' \leq f$. Interestingly, if $M_I$ has a relation set $\Phi'$ with $\Phi' \leq \Phi$, if $M$ satisfies the specify for test conditions then $M_I$ must also satisfy some of these. The following result is an immediate consequence of the definitions.

**Proposition 2** Suppose stream X-machine $M$, with relation set $\Phi$, satisfies the specify for test conditions. If relation set $\Phi' \leq \Phi$ then:

1. $\Phi'$ is closed with respect to $TE$;
2. $\Phi'$ is observable with respect to $TE$;
3. $\Phi'$ is complete with respect to $TE$.

It is now possible to formally state the two test hypotheses.

**Definition 22** If $M = (In, Out, S, Mem, \Phi, F, s_0, m_0, \Gamma)$ is a non-deterministic stream X-machine and $I$ is the deterministic implementation to be tested against $M$ then the test hypotheses are:

1. $I$ behaves like some (unknown) minimal deterministic stream X-machine $M_I = (In, Out, S', Mem, \Phi', F', s'_0, m_0, \Gamma')$, for which $A(M_I)$ is deterministic, such that $\Phi' \leq \Phi$.
2. There is some known $n'$ such that $M_I$ has at most $n'$ states.

The design for test conditions given by Hierons and Harman [16] are a generalisation of those traditionally used when testing against deterministic stream X-machines. Thus these two test hypotheses together with the specify for test conditions are a generalisation of those traditionally used with deterministic stream X-machines.

It is often assumed that $M$ is completely specified [24] and throughout the rest of the paper this assumption will be made. Where $M$ is not completely specified, it may be converted into a completely specified stream X-machine by adding an error state and error messages. In order to maintain output distinguishability it may be necessary to use more than one error message. It will also be assumed that, for each input sequence, $I$ has some corresponding behaviour and thus that $M_I$ is completely specified. Section 9 will consider how these restrictions might be relaxed.

### 5 Characterising conformance

This section will characterise what it means for $I$ to conform to $M$ in terms of a relationship between the associated automata $A(M_I)$, the abstraction of the

---

\(^2\) The uniqueness of $f$ will be proved in Lemma 6.
implementation automaton, and $A(M)$, the abstraction of the specification. An algorithm that generates a test, that determines whether this relationship holds, will be given in Section 8.

Before developing the characterisation, those already considered in the literature will be described. For deterministic stream X-machines the characterisation is simple: $I$ conforms to $M$ if and only if $A(M)$ and $A(M_I)$ are equivalent [21]. Recent work has, however, considered the problem of testing against a non-deterministic stream X-machine.

It has been proved that testing to determine whether an implementation is equivalent to a non-deterministic stream X-machine may again be seen as a process of determining whether $A(M)$ and $A(M_I)$ are equivalent [24]. However, this is not the case when testing to determine whether an implementation $I$ conforms to a quasi-non-deterministic stream X-machine $M$ [16] since $A(M)$ and $A(M_I)$ could have different alphabets. To be precise, the relation set $\Phi'$ of $M_I$ forms the alphabet of the automaton $A(M_I)$ and this need not be the same as the relation set $\Phi$ of $M$ which forms the alphabet of the automaton $A(M)$.

A consequence of the design for test conditions (Lemma 6 below) is that for every $f' \in \Phi'$ there is exactly one $f \in \Phi$ such that $f' \leq f$. This relation $f$ will be denoted $\text{abs}_\Phi (f')$. When comparing sequences of labels from $A(M)$ and $A(M_I)$, it is useful to introduce the abstraction, $\text{Abs}(M_I)$, of $A(M_I)$ formed by replacing each relation $f' \in \Phi'$ of $M_I$ by the unique relation $\text{abs}_\Phi (f') \in \Phi$. Then, when $M$ is quasi-non-deterministic, $I$ conforms to $M$ if and only if $\text{Abs}(M_I)$ is equivalent to $A(M_I)$ [16]. $\text{Abs}(M_I)$ may be formally defined in the following way.

**Definition 23** Given stream X-machine $M_I = (\text{In}, \text{Out}, S', \text{Mem}, \Phi', F', s'_0, m_0, \Gamma')$ and relation set $\Phi$ such that $\Phi' \leq \Phi$, $\text{Abs}(M_I)$ is the automaton $(S', s'_0, \Phi, F'', \Gamma')$ in which the function $F''$ is defined by the following.

$$F'' = \{ ((s'_i, \text{abs}_\Phi (f'))), s'_j) \mid ((s'_i, f'), s'_j) \in F' \}$$

Note that while $\text{Abs}$ is parameterised by $\Phi$, this parameter will remain implicit.

The situation considered in this paper is quite different from that considered previously. This is because $I$ may conform to $M$ even if $A(M)$ and $\text{Abs}(M_I)$ have very different structures. For example, if relations $f_1$ and $f_2$ leave a state $s$ of $M$ and $\text{dom} f_1 = \text{dom} f_2$, then it is possible that $I$ conforms to $M$ and yet $M_I$ has only one relation $f'$ leaving a corresponding state ($f' \leq f_1$ or $f' \leq f_2$). This is illustrated by the deterministic stream X-machine in Figure 3 that conforms to the stream X-machine given in Figure 2 but has a different structure; the slow division operation is removed, so that the division operation selected by
the D button is always the fast division operation. This situation cannot occur either when M is quasi-non-deterministic or when correctness is considered to be equivalence rather than conformance.

To further demonstrate how M and M_I may have different structures even if M_I conforms to M, consider the following class of examples. Given a set \Phi of processing relations M_\Phi is the chaos machine with one state s_0 and in which, for all f \in \Phi, there is a transition from s_0 to s_0 with label f. Assuming M_\Phi is completely specified, any completely specified stream X-machine with relation set \Phi', with \Phi' \leq \Phi, conforms to M_\Phi. The restrictions applied in previous work did not allow such situations to occur.

Given that M_I may conform to M and yet have a radically different structure, the first challenge is to determine how M_I and M must relate in order for I to conform to M. Before stating this relationship, the notion of triggering a sequence \vec{f} \in \Phi^* in a manner that is consistent with the test environment TE, will be defined and some results will be proved. Essentially, an input/output sequence \vec{x}/\vec{y} triggers \vec{f} \in \Phi^* in a manner that is consistent with TE if each input is contained within the appropriate U_{f_i} and \vec{x}/\vec{y} is contained in the relation of type In^* \leftrightarrow Out^* defined by \vec{f}.

**Definition 24** Input/output sequence \vec{x}/\vec{y} = x_1, \ldots, x_k/y_1, \ldots, y_k is consistent with TE for \vec{f} = f_1, \ldots, f_k \in \Phi^* if there exists m_1, \ldots, m_k \in M such that, for all 1 \leq i \leq k, the following hold

1. \( x_i \in U_{f_i} \)
2. \( ((m_{i-1}, x_i), (y_i, m_i)) \in f_i \)
Note that this means that if \( \pi/\gamma \) is consistent with the test environment \( TE \) for \( \overline{f} \) then \((\pi, \gamma) \in (\overline{f})\).

We will now give some preliminary results which will be used, in Theorem 7, to define how \( \text{Abs}(M_f) \) and \( A(M) \) must relate in order for \( I \) to conform to \( M \).

The following shows that every sequence from \( \Phi^* \) has some input/output sequence that is consistent with \( TE \). This property allows testing to be restricted to using values from \( TE \).

**Lemma 3** Suppose the design for test conditions hold. Then given \( \overline{f} \in \Phi^* \) there is some input/output sequence \( \pi/\gamma \) that is consistent with \( TE \) for \( \overline{f} \).

**Proof**

This follows using proof by induction on the length of \( \overline{f} \) and from \( \Phi \) being closed and complete with respect to \( TE \). \( \square \)

The following shows that given a sequence of relations, that conforms to \( \overline{f} \), it is possible to execute this sequence using values from \( TE \).

**Lemma 4** Suppose the design for test conditions hold. Then given \( \overline{f} \in \Phi^* \) and \( \overline{f}' \in \Phi'^* \), with \( \overline{f}' \leq^* \overline{f} \), there is some input/output sequence \( \pi/\gamma \) that is consistent with the test environment \( TE \) for \( \overline{f} \) such that \((\pi, \gamma) \in \langle \overline{f}' \rangle \).

**Proof**

Proof by induction on the length of \( \overline{f} \). Clearly the result holds for the base case, the empty sequence.

Suppose the results hold for all sequences from \( \Phi^* \) with length less than \( k \) \((k \geq 1)\) and suppose \( \overline{f} \) has length \( k \). Then \( \overline{f} = \overline{f}_1f_2 \) and \( \overline{f}' = \overline{f}_1f'_2 \), where \( \overline{f}_1 \leq^* \overline{f}_1 \) and \( f'_2 \leq f_2 \). By the inductive hypothesis, there exist some input/output sequence \( \pi_1/\gamma_1 \) that is consistent with \( TE \) for \( \overline{f}_1 \) such that \((\pi_1, \gamma_1) \in \langle \overline{f}_1 \rangle \). Let \( m \) denote the memory after \( \overline{f}_1 \) is triggered with input \( \pi_1 \) to produce output \( \gamma_1 \).

By Proposition 2, \( \Phi' \) is observable with respect to \( TE \) and so \( m \) is uniquely defined. By the definition of \( \leq \) and the observability of \( \Phi \), \( m \) is also the memory after \( \overline{f}_1 \) is triggered with input \( \pi_1 \) to produce output \( \gamma_1 \).

Since \( \Phi \) is closed with respect to \( TE \), \( m \in M \). Observe that since \( \Phi \) is complete with respect to \( TE \), there exists \( x_2 \in U_{f_2} \) such that \((m, x_2) \in \text{dom} f_2 \).

Suppose \( f'_2 \) responds to \( x_2 \) with output \( y_2 \) when in memory \( m \). Then \( \pi_1x_2/\gamma_1y_2 \) is consistent with \( TE \) for \( \overline{f} \) and \((\pi_1x_2, \gamma_1y_2) \in \langle \overline{f}' \rangle \). The result thus follows. \( \square \)

**Lemma 5** Suppose the design for test conditions hold. Suppose also that \( \overline{f}, \overline{g} \) are non-empty sequences from \( \Phi^* \) such that there exists \((\pi, \gamma) \in (\overline{f}) \cap (\overline{g}) \) that
is consistent with the test environment $TE$ for $\tilde{f}$. Then $\tilde{f} = \overline{g}$.

Proof

Proof by induction on the length of $\tilde{f}$. Clearly the result holds for the base case, the empty sequence.

Suppose the results hold for all sequences from $\Phi^*$ with length less than $k$ $(k \geq 1)$ and suppose $\tilde{f}$ has length $k$. Then $\tilde{f} = \tilde{f}_1 f$ and $\overline{g} = \overline{g}_1 g$, for some $\tilde{f}_1, \overline{g}_1 \in \Phi^*$ and $f, g \in \Phi$. Further, $\pi = \pi_1 x$ and $\overline{y} = \overline{y}_1 y$ for some $\pi_1 \in X^*$, $x \in X$, $\overline{y}_1 \in Y^*$, and $y \in Y$. Clearly $(\pi, \overline{y})$ is consistent with $TE$ for $\tilde{f}_1$.

Thus, by the inductive hypothesis, $\tilde{f}_1 = \overline{g}_1$.

Let $m$ denote the unique memory value such that $((m_0, \pi_1), (\overline{y}_1, m)) \in ||\tilde{f}_1||$. Then $((m, x), (y, m')) \in f$ and $((m, x), (y, m'')) \in g$ for some $m', m'' \in Mem$. Since $(\pi, \overline{y})$ is consistent with $TE$ for $\tilde{f}$, and $\Phi$ is closed with respect to $TE$, $m \in M$. Further, since $(\pi, \overline{y})$ is consistent with $TE$ for $\tilde{f}$, $x \in U_f$. The result now follows by observing that, since $\Phi$ is output distinguishable with respect to $TE$, $f = g$. $\square$

The following shows that $\text{abs}_\Phi$ and thus $\text{Abs}(M_I)$ is uniquely defined.

**Lemma 6** Suppose the design for test conditions hold. If $\tilde{f}' \in \Phi'^*$, then there is exactly one sequence $\tilde{f}$ in $\Phi^*$ with $\tilde{f}' \leq^* \tilde{f}$.

Proof

This follows from Lemmas 4 and 5. $\square$

The following states how $M$ and $M_I$ must relate for $I$ to conform to $M$.

**Theorem 7** Suppose $M$ is a stream $X$-machine that satisfies the specify for test conditions and $I$ behaves like some deterministic stream $X$-machine $M_I$ that satisfies the test hypotheses. $I$ conforms to $M$ if and only if the following conditions hold:

1. $L(\text{Abs}(M_I)) \subseteq L(A(M))$
2. $\text{dom } M = \text{dom } M_I$

Proof

Case 1: $\Rightarrow$

Suppose $I$ conforms to $M$. By definition, $\text{dom } M = \text{dom } M_I$. Thus it is sufficient to prove that $L(\text{Abs}(M_I)) \subseteq L(A(M))$. Proof by contradiction will be used: suppose there exists $\tilde{f} \in L(\text{Abs}(M_I)) \setminus L(A(M))$. Thus there is some $\tilde{f}' \in L(A(M_I))$ such that $\tilde{f}' \leq^* \tilde{f}$.
By Lemma 4 there is some \((x, y) \in (\mathcal{f}')\) that is consistent with \(\mathcal{T}E\) for \(\mathcal{f}'\). Since \((x, y) \in [M_I]\) and \(I\) conforms to \(M\), \((x, y) \in [M]\). Thus, there exists \(f_0 \in L(A(M))\) with \((x, y) \in (f_0)\). Thus \((x, y) \in (f_0)\) and \((x, y) \in (f)\) and so, by Lemma 5, \(f_0 = f\). Thus \(f \in L(A(M))\), providing a contradiction as required.

Case 2: \(\Leftarrow\)

Proof by contradiction: suppose conditions 1 and 2 hold but \(I\) does not conform to \(M\). Then there exists minimal length \(x \in \text{In}^*\) and some sequence \(y\), of outputs possibly followed by \(\perp\), such that \((x, y) \in \lfloor M_I \rfloor \perp\) and \((x, y) \not\in \lfloor M \rfloor \perp\).

Since \(\text{dom} M = \text{dom} M_I\) and \(x\) is minimal, \((x, y) \in [M_I] \setminus [M]\). Now consider sequence \(\mathcal{f} \in L(A(M_I))\) such that \((x, y) \in (\mathcal{f})\). By condition 1 there is some \(f' \in L(A(M_I))\) such that \((x, y) \in (\mathcal{f}')\). By condition 1 there is some \(f' \in L(A(M))\) such that \(f' \leq^* f\). Thus, since \((x, y) \in (\mathcal{f}')\) and \(f' \leq^* f\), \((x, y) \in (\mathcal{f})\). From this it follows that \((x, y) \in [M]\), providing a contradiction as required.

Since \(M\) and \(M_I\) are completely specified, the second condition is automatic.

**Corollary 8** If \(M\) is a completely specified stream X-machine that satisfies the specify for test conditions, and \(I\) behaves like some completely specified deterministic stream X-machine \(M_I\) that satisfies the test hypotheses, \(I\) conforms to \(M\) if and only if \(L(Abs(M_I)) \subseteq L(A(M))\).

Proof

Since \(M_I\) is completely specified \(\text{dom} M_I = \text{In}^*\). The result thus follows from Theorem 7.

The verification problem is now expressed as that of deciding whether \(L(Abs(M_I)) \subseteq L(A(M))\). In Section 8 we will show how a finite test may be used to decide this.

### 6 The test process

This section will define the test process, that takes some \(f' \in \Phi^*\) and tests the black-box implementation to determine whether \(f' \in L(Abs(M_I))\). The test process will thus be used to determine whether some set of sequences from \(\Phi^*\) is contained in \(L(Abs(M_I))\). Section 8.2 will consider the problem of deriving some set \(T\) such that \(L(Abs(M_I)) \subseteq L(A(M))\) if and only if \(T \subseteq L(Abs(M_I))\). Once such a set \(T\) has been found, we may determine whether the IUT conforms to \(M\) by applying the test process to the IUT with each sequence from \(T\). This leads to the IUT being executed with a set of test
sequences, each test sequence corresponding to some element of $T$.

As with the quasi-non-deterministic case [16] the test process is adaptive: the next input depends upon the previous output observed. It thus produces a pair containing an input sequence and the corresponding output sequence observed in testing. Essentially, given $f$, a test process tries to find some $(x, y)$ that is consistent with the test environment $TE$ for $f$. If such a $(x, y)$ can be found, $f$ must be contained in $L(Abs(M_I))$. Since there may be more than one acceptable input at some point, there can be more than one possible test process.

**Definition 25** A test process for a non-deterministic stream $X$-machine $M$, with test environment $TE$, is a function $t$ of type $\Phi^* \to \text{In}^* \times \text{Out}^*$ that satisfies the following conditions:

1. $t(\epsilon) = (\epsilon, \epsilon)$.
2. Suppose $\overline{f} \in L(A(M))$, $t(\overline{f}) = (x_1, y_1)$, and $((m_0, x_1), (y_1, m')) \in \|\overline{f}\|$. Then there is some $x \in U_f$ such that $(m', x) \in \text{dom} f$, and if $I$ produces output $y$ in response to the input of $x$ after $x_1/y_1$, then $t(f f) = (x_1 x, y_1 y)$.
3. Suppose $\overline{f} \in L(A(M))$ and $t(\overline{f}) = (x_1, y_1)$. If $\nexists m \in \text{Mem} . ((m_0, x_1), (y_1, m')) \in \|\overline{f}\|$, $t(f f) = (x_1, y_1)$.
4. If $\overline{f} \notin L(A(M))$, $t(\overline{f} f) = t(\overline{f})$.

Throughout this paper we assume the existence of a test process $t$.

The first rule is the base case, stating that testing based on the empty sequence requires no input and produces no output. The second and third rules are recursive cases, explaining how the test for sequence $ff$ ($f \in \Phi^*$, $f \in \Phi$) may be defined in terms of $t(f)$. The second rule gives the case where some $f' \leq^* \overline{f}$ has been triggered by $t(f)$: here the sequence is extended by some value from $U_f$ that should trigger $f$. The third rule covers the case where $t(f)$ has triggered some other sequence $f' \not\leq^* \overline{f}$. In this paper the test process will be used to decide membership of $L(Abs(M_I))$, the language defined by the abstraction of the implementation machine, and thus, since at this point it has been determined that $\overline{f}$ is not contained in $L(Abs(M_I))$ the test need not be extended. The final rule states how a sequence $\overline{g} \in \Phi^*$ may be pruned, based on the observation that if there is some initial subsequence $\overline{f}$ of $\overline{g}$ such that $\overline{f} \notin L(A(M))$ then it is not necessary for the test process to test beyond $\overline{f}$: it is sufficient to decide whether $\overline{f} \in L(Abs(M_I))$. Note that $I$ is an implicit parameter of the test process $t$.

Suppose the test process is applied to a sequence $f = f_1, \ldots, f_k$ from the language $L(A(M))$ defined by the specification. The test process follows a sequence of steps. At the $i$th step, the test process produces an input $x_i$ from
that can trigger $f_i$, given the current memory. The input $x_i$ is sent to the IUT $I$ and the output is observed. From this, the memory after the transition may be determined.

The test process is not a function from $\Phi^*$ to input sequences: the next input used depends upon the output received in response to previous input. This is due to non-determinism in $M$ and the fact that the next input will typically depend upon the memory value that has resulted from the previous behaviour. This memory value may be determined from the input/output behaviour since $\Phi$ is observable with respect to $TE$.

The following results explain how the test process may be used to explore the relationship between $L(Abs(M_I))$, the language defined by the abstraction of the implementation, and $L(A(M))$, the language defined by the specification.

**Lemma 9** Suppose $M$ and $M_I$ satisfy the design for test conditions, $t$ is a test process, $\mathcal{T} \in \Phi^*$ and $(\mathcal{T}, \mathcal{Y}) = t(\mathcal{T})$. If $(\mathcal{T}, \mathcal{Y}) \in \langle \mathcal{T} \rangle$ then the sequence $\mathcal{T}' \in L(A(M_I))$ with $(\mathcal{T}, \mathcal{Y}) \in \langle \mathcal{T}' \rangle$ satisfies $\mathcal{T}' \leq^* \mathcal{T}$.

**Proof**

By the definition of a test process, $\mathcal{T}/\mathcal{Y}$ is consistent with $TE$ for $\mathcal{T}$. Consider the unique sequence $\mathcal{T}_1 \in \Phi^*$ with $\mathcal{T}' \leq^* \mathcal{T}_1$. Then $(\mathcal{T}, \mathcal{Y}) \in \langle \mathcal{T}_1 \rangle \cap \langle \mathcal{T} \rangle$. The result now follows from Lemma 5.

Note that a consequence of this result is that, under the conditions specified, we know that $\mathcal{T} \in L(Abs(M_I))$. The following shows the converse.

**Lemma 10** Suppose $M$ and $M_I$ satisfy the design for test conditions, $t$ is a test process, $\mathcal{T} \in \Phi^*$ and $(\mathcal{T}, \mathcal{Y}) = t(\mathcal{T})$. If $(\mathcal{T}, \mathcal{Y}) \notin \langle \mathcal{T} \rangle$ then $\mathcal{T} \notin L(Abs(M_I))$.

**Proof**

It is sufficient to prove that $\mathcal{T} \in L(Abs(M_I)) \Rightarrow t(\mathcal{T}) \in \langle \mathcal{T} \rangle$. This will be proved by induction on the length of $\mathcal{T}$. The result clearly holds for the base case, $\epsilon$.

Suppose the result holds for every sequence of length less than $k$, $k > 0$, $\mathcal{T}$ has length $k$, and $\mathcal{T} \in L(Abs(M_I))$. Then $\mathcal{T} = \mathcal{T}_1 f$ for some $f \in \Phi$, $\mathcal{T}_1 \in \Phi^*$. Let $\mathcal{T} = \mathcal{T}_1 x$ and $\mathcal{Y} = \mathcal{Y}_1 y$ for some $x \in \text{In}$, $y \in \text{Out}$.

Since $\mathcal{T} \in L(Abs(M_I))$, $\mathcal{T}_1 \in L(Abs(M_I))$. By the inductive hypothesis, $(\mathcal{T}_1, \mathcal{Y}_1) \in \langle \mathcal{T}_1 \rangle$. Suppose that $\mathcal{T}_1$ leads to memory $m$ when triggered from the initial memory $m_0$ with input $\mathcal{T}_1$ and producing output $\mathcal{Y}_1$. Since $\Phi$ is output distinguishable with respect to $TE$, the behaviour $\mathcal{T}/\mathcal{Y}$ in $M_I$ can only occur through some $\mathcal{T}_1' \in L(A(M_I))$ with $\mathcal{T}_1' \leq^* \mathcal{T}_1$. Since $\Phi$ is observable with respect to $TE$ the memory of $M_I$ is $m$ after $\mathcal{T}_1$ and thus is $m$ after $\mathcal{T}_1/\mathcal{Y}_1$. Since $\Phi$ is closed
with respect to $TE$, $m \in M$.

Now consider the input of $x$ in $M_I$ after $x_1/y_1$. By the definition of $t$, $x \in U_f$ and $(m, x) \in \text{dom } f$. Since $M_I$ is deterministic, $f \in L(Abs(M_I))$, and $\Phi$ is observable with respect to $TE$, the input of $x$ in $M_I$ after $x_1/y_1$ must trigger some $f' \leq f$, $f' \in \Phi'$, and so there exists $m' \in \text{Mem}$ such that $((m, x), (y, m')) \in f'$. Thus, $(\pi, \eta) \in (f_1, f')$. The result thus follows from observing that $f_1 f' \leq^* T_f$.

\[\square\]

7 Reaching and Distinguishing States

This section will initially consider the problem of finding a sequence from $\Phi^*$ that reaches a state $s$ of the specification $M$ and that must be implemented in the model $M_I$ of the IUT if $M_I$ conforms to $M$. The situation considered in this paper makes these issues significantly different from those considered in previous work. It will then consider the problem of finding sequences from $\Phi^*$ that distinguish the states of $A(M)$. Both of these types of sequences will be useful in test generation.

Before considering the problems of reaching and distinguishing states of $A(M)$, the notion of a sequence $\overline{f}$ being implemented in $M_I$ will be defined.

**Definition 26** A sequence $\overline{f} \in \Phi^*$ is implemented from state $s'$ of $M_I$ if $\overline{f} \in L_{Abs(M_I)}(s')$. A sequence $\overline{f} \in \Phi^*$ is implemented in $M_I$ if it is implemented from the initial state of $M_I$.

7.1 Reaching states of $M$

Due to non-determinism, in some cases a sequence $\overline{f}$ from $M$ need not be implemented in $M_I$ even if $I$ conforms to $M$. This may happen where the input domain of $\overline{f}$ intersects the input domain of other sequences from $L(A(M))$. However, given a state $s$ of $M$, it may be possible to identify sequences that must be implemented from any state of $M_I$ that corresponds to $s$ if $I$ conforms to $M$. These are the sequences in the set $LD_M(s)$ defined below.

**Definition 27** A sequence $\overline{f} = f_1, \ldots, f_k \in L_{A(M)}(s)$ is contained in $LD_M(s)$ if and only if for all $m \in M$, and $\pi = x_1, \ldots, x_k$, $x_i \in U_{f_i}$ for all $i$, $1 \leq i \leq k$, such that $(m, \pi) \in \text{dom } \overline{f}$ the following holds

$$(m, \pi) \not\in \bigcup_{f \in L_{A(M)}(s) \setminus \{\overline{f}\}} \text{dom } f$$
A consequence of this definition is that for each memory, $m \in \mathcal{M}$, and input sequence $\pi$ that could be used by a test process to try to trigger $\mathcal{F}$, $(m, \pi)$ is in the input domain of $\mathcal{F}$ only. Thus, if $M_I$ conforms to $M$ then the behaviour of $M_I$ in response to $\pi$, when it is in a state $s'$ corresponding to $s$ and has memory $m$, must be consistent with $\mathcal{F}$. Since the input sequence $\pi$ uses values from the appropriate $U_k$, if the corresponding behaviour is seen in $M_I$ then, due to output distinguishability with respect to $TE$, it can only have arisen through the execution of some $\mathcal{F}'$ with $\mathcal{F}' \leq^* \mathcal{F}$. From this it is possible to deduce that $\mathcal{F} \in L_{Abs(M_I)}(s')$.

Interestingly, the above condition may be weakened: it is sufficient that for each $m \in \mathcal{M}$ there is some such input sequence $\pi$. Such a definition might state that a sequence $\mathcal{F} = f_1, \ldots, f_k \in L_{A(M)}(s)$ is contained in $LD'_M(s)$ if and only if for all $m \in \mathcal{M}$ there exists $\pi = x_1, \ldots, x_k$, $x_i \in U_k$ such that $(m, \pi) \in \text{dom}\mathcal{F}$ and the following holds.

$$(m, \pi) \notin \bigcup_{g \in (L_{A(M)}(s)) \setminus \{\mathcal{F}\}} \text{dom } g$$

However, if the weaker condition, based on $LD'_M$, is used then the test process must be defined in a more complex manner in order to ensure that it uses the appropriate input sequence where we are relying on a sequence being contained in $LD'_M(s)$. The above definition (Definition 27) of $LD_M(s)$ will be used throughout this paper in order to aid readability.

The following shows that sequences from $LD_M(s)$ must be implemented in $M_I$ if $M_I$ conforms to $M$ on certain sequences.

**Lemma 11** Let $M$ and $M_I$ satisfy the design for test conditions. Let $Abs(M_I)$ have initial state $s'_0$ and next state function $F'$. Then for all $\mathcal{F}_1 \in L(A(M)) \cap L(Abs(M_I))$, if $F^*(s_0, \mathcal{F}_1) = s$, $F^*(s'_0, \mathcal{F}_1) = s'$, $\mathcal{F} \in LD_M(s)$, and $t(\mathcal{F}_1) \in [M]$ then we have that $\mathcal{F} \in L_{Abs(M_I)}(s')$.

Proof

Suppose $(\pi, \gamma) = t(\mathcal{F}_1)$, $\pi = \pi_1 \pi_2$, $\gamma = \gamma_1 \gamma_2$, and $|\pi_1| = |\gamma_1| = |\mathcal{F}_1|$.

Since $\mathcal{F}_1 \in L(A(M)) \cap L(Abs(M_I))$, by Lemma 10, $(\pi_1, \gamma_1) = t(\mathcal{F}_1) \subseteq (\mathcal{F}_1)$. Suppose $m \in \text{Mem}$ has the property that $((m_0, \pi_1), (\gamma_1, m)) \in ||\mathcal{F}_1||$. Since $F'$ is closed with respect to $TE$, $m \in \mathcal{M}$. Thus, since $\mathcal{F} \in LD_M(s)$, $F^*(s_0, \mathcal{F}_1) = s$, and $t(\mathcal{F}_1) \in [M]$, $t(\mathcal{F}_1) \subseteq (\mathcal{F}_1)$. Thus, by Lemma 9, $\mathcal{F}_1 \mathcal{F} \in L(Abs(M_I))$. The result now follows. □

**Definition 28** A state of $M$ reached by a sequence in $LD_M(s_0)$ is said to be deterministically reachable or d-reachable. A sequence $\pi \in LD_M(s_0)$ with $F^*(s_0, \pi) = s$ is said to d-reach $s$.  

33
Based on this definition, it is possible to define classes of sets that will be used in test generation.

**Definition 29** A set $V \subseteq LD_M(s_0)$ is a deterministic state cover if no state of $M$ is reached by more than one sequence from $V$ and $V$ contains the empty sequence $\epsilon$. Given $V$, the set $S_V \subseteq S$ will denote the set of states of $M$ d-reached by sequences in $V$.

Note that $V$ and $S_V$ are non-empty since $s_0$ is d-reached by $\epsilon$.

Naturally, it is normally desirable that $V$ contains sequences that d-reach all the d-reachable states in $M$ but this restriction will not be introduced. Throughout this paper $V$ will denote a deterministic state cover that has been chosen and will be used in testing.

Now consider the example. Both the FastDiv operation or the SlowDiv operation can be triggered by the $D$ button. Further, these are the only transitions that reach states $S2$ and $S3$. Thus $S2$ and $S3$ are not deterministically reachable. Clearly $S0$ is deterministically reachable by $\epsilon$ and $S1$ is deterministically reachable by $<\text{Sub}>$. We may choose the state cover, $V$, to be the set $\{\epsilon, <\text{Sub}>, \}$ which reach the deterministically reachable (or d-reachable) states. The set of d-reachable states, $S_V$ reached by elements of $V$ is $\{S0, S1\}$.

It is worth noting that the restriction placed on $V$, that it contains the empty sequence, is required. This is because it will transpire that every test will start with a sequence from $V$. If $V$ does not contain the empty sequence then there may be some relation $f'$ implemented from the initial state of $M_I$ such that $f'$ reaches erroneous parts of the implementation and no sequence starting with an element of $V$ can reach these sections of $M_I$. Such classes of faults could not be detected by tests starting with $V$. Observe that a similar restriction on the state cover is made in the W-method [7].

### 7.2 Distinguishing states of $A(M)$

When generating tests from a state-based specification, it is important to decide how states of the implementation may be distinguished. This might be based on sequences that distinguish states of the specification. This section will consider the problem of distinguishing states of the specification automaton $A(M)$.

It is possible to generate sequences that distinguish states of $A(M)$ from state $s \in S$ by considering sequences in $LD_M(s)$, since these must be implemented in any state of $M_I$ corresponding to $s$. Such a sequence, $\overline{f}$, distinguishes $s$ from some state $s_i \in S$ if $\overline{f}$ does not label a path leaving $s_i$. 

34
Definition 30 A sequence $f$ distinguishes states $s_i$ and $s_j$ of $A(M)$ if $f \in LD_M(s_i)$ and $f \not\in L_A(M)(s_j)$. If $f$ distinguishes $s_i$ and $s_j$ then $f$ distinguishes $s_j$ and $s_i$. If some sequence distinguishes $s_i$ and $s_j$ then $s_i$ and $s_j$ are said to be distinguishable.

Sequences that distinguish states of $A(M)$ will be used in testing. The following shows their value: if $f$ distinguishes two states $s_1$ and $s_2$ of $A(M)$ then $f$ can be used to distinguish corresponding states of $M_I$.

Lemma 12 Suppose the design for test conditions hold and states $s_1$ and $s_2$ of $A(M)$ are distinguished by $f$. Suppose $f_1$ and $f_2$ reach states $s'_1$ and $s'_2$ respectively of $Abs(M_I)$, $F^*(s_0, f_1) = s_1$, and $F^*(s_0, f_2) = s_2$. If $t(f_1, f)$ and $t(f_2, f)$ are input/output sequences in the specification $(t(f_1, f), t(f_2, f)) \in [M]$) then $f$ distinguishes states $s'_1$ and $s'_2$ of $Abs(M_I)$.

Proof

Let $f = f_1, \ldots, f_k$. Without loss of generality $f \in L_A(M)(s_1) \setminus L_A(M)(s_2)$ and $f \in LD_M(s_1)$. Since $f \in LD_M(s_1)$, for all $m \in M$ and $\pi = x_1, \ldots, x_k$ such that $x_i \in U_{f_i} (1 \leq i \leq k)$ and $(m, \pi) \in \text{dom} f$

$$(m, \pi) \not\in \bigcup_{f_1 \in (L_A(M)(s_1))} \text{dom} f_1$$

Observe that since $f_1, f_2 \in L(A(M)) \cap L(Abs(M_I))$, by Lemma 10, $t(f_1, f) \in (f_1, f)$ and $t(f_2, f) \in (f_2, f)$. Since $t(f_1, f) \in [M]$ and $f \in LD_M(s_1)$, $t(f_1, f) \in (f_1, f)$. Since $t(f_2, f) \in [M]$, by Lemma 11, $f \in L_Abs(M_I)(s'_1)$.

Since $t(f_2, f) \in [M]$ and $f_2 \not\in L(A(M))$, $t(f_2, f) \not\in (f_2, f)$. Thus, by Lemma 10, $f_2 \not\in L(Abs(M_I))$. But $f_2 \in L(Abs(M_I))$. Thus, $f \not\in L_Abs(M_I)(s'_2)$.

We thus have that $f \in L_Abs(M_I)(s'_1) \setminus L_Abs(M_I)(s'_2)$. Since $M_I$ is deterministic and $\Phi$ is observable with respect to $T_E$, $f \in LD_Abs(M_I)(s'_1)$ and thus the result follows. $\square$

The following notation will be used in this paper.

Definition 31 Given set $A$ and $\bar{a} \in A^*$, $Pre(\bar{a}) = \{ \bar{a}_1 \mid \exists \bar{a}_2 \in A^* \bar{a} = \bar{a}_1 \bar{a}_2 \}$ denotes the set of initial subsequences of $\bar{a}$. Given $D \subseteq A^*$, $Pre(D) = \{ \bar{a} \mid \exists \bar{a}_1 \in D. \bar{a} \in Pre(\bar{a}_1) \}$.

A set $W \subseteq \Phi^*$ will be used to distinguish states of the implementation. The set $W$ will be called a characterizing set. Ideally, the states in every pair $(s_i, s_j)$ of distinguishable states of $A(M)$ are distinguished by some element of $Pre(W)$. However, this restriction will not be placed on $W$. It will be assumed that such a set $W$ has been chosen and will be used in testing.
By Lemma 12, a sequence $f$ that distinguishes two states of the specification must distinguish corresponding states of the implementation. Thus, if a characterizing set $W$ distinguishes states of the specification then it may be used to distinguish between states of $Abs(M_I)$ during testing.

Now consider the example. The set of pairwise distinguishable states are as follows:

\[
\begin{align*}
< \text{Sub} > & \quad \text{distinguishes } S_0 \text{ and } S_1 \\
& \quad S_0 \text{ and } S_2 \\
& \quad S_0 \text{ and } S_3 \\
< \text{SubR} > & \quad \text{distinguishes } S_2 \text{ and } S_3 \\
< \text{SubR} > & \quad \text{distinguishes } S_1 \text{ and } S_3
\end{align*}
\]

There is no sequence which distinguishes $S_1$ and $S_2$ since they are not pairwise distinguishable. This feature, along with $S_2$ and $S_3$ not being deterministically reachable, make this example interesting from the point of view of testing a deterministic implementation against a non-deterministic specification.

For each pairwise distinguishable pair of states, the set $W$ should ideally contain a sequence which distinguishes them. In this case $W$ could be the set $\{ < \text{Sub} >, < \text{SubR} > \}$, since Sub distinguishes $S_0$ from $S_1$, $S_2$ and $S_3$, while SubR distinguishes $S_2$ from $S_3$ and $S_1$ from $S_3$. $S_1$ and $S_2$ are not pairwise distinguishable.

8 Test generation

The problem of determining whether $I$ conforms to $M$ has been shown to be equivalent to the problem of determining whether the language defined by the abstraction of the IUT, $L(Abs(M_I))$, is contained in the language $L(A(M))$ defined by the specification. In order to explore $L(Abs(M_I))$, tests will be produced and applied to the IUT in order to determine whether certain sequences from $\Phi^*$ are contained in $L(Abs(M_I))$. Section 8.1 will define the product machine $P(M, M_I)$ and represent the problem of determining whether $I$ conforms to $M$ as one of deciding whether the state $Fail$ of $Abs(P(M, M_I))$ is reachable from its initial state. Section 8.2 uses an approach based on state counting [30,31,37] to produce a finite set $T \subseteq \Phi^*$ with the property that the state $Fail$ of $Abs(P(M, M_I))$ is reachable if and only if it is reached by some input/output sequence triggered by the application of the test process to some element of $T$. Testing, by applying the test process to each element of $T$, is thus guaranteed to determine correctness under the design for test conditions.
8.1 The product machine

This section will describe the notion of the product machine \( P(M, M_I) \), formed from \( M \) and \( M_I \), that has a special state \( \text{Fail} \). The definition of the product machine relates to a similar notion used in testing a deterministic implementation against a non-deterministic finite state machine [31]. Having defined the product machine, Lemma 13 will give a relationship between the sequences of \( \text{Abs}(P(M, M_I)) \) and those of \( A(M) \) and \( \text{Abs}(M_I) \). In Lemma 14 it will be proved that \( L(\text{Abs}(M_I)) \subseteq L(A(M)) \) if and only if the state \( \text{Fail} \) of \( \text{Abs}(P(M, M_I)) \) is not reachable. Finally, in Theorem 15, it will be proved that \( I \) conforms to \( M \) if and only if the state \( \text{Fail} \) of \( \text{Abs}(P(M, M_I)) \) is not reachable. The next section will consider the problem of testing to determine whether \( \text{Fail} \) is reachable.

The product machine is a stream X-machine with the same memory and input and output alphabets as \( M \) and \( M_I \). It is related to the machine formed by executing \( M \) and \( M_I \) in parallel: the state of the product machine is either the states of \( M_I \) and \( M \), corresponding to the behaviour observed in testing, or the state \( \text{Fail} \). When an input is provided, the product machine finds the appropriate relation \( f' \) from \( M_I \) to trigger. If the current state of the product machine allows some transition from \( M \) with relation \( f \in \Phi \) with \( f' \leq f \), the transitions corresponding to \( f' \) and \( f \) are taken. Otherwise the product machine moves to the state \( \text{Fail} \). Naturally, since \( M_I \) is unknown before testing, the product machine is also unknown before testing. However, the notion of the product machine will prove to be useful when reasoning about test effectiveness.

The product machine \( P(M, M_I) \) will now be defined.

**Definition 32** The product machine \( P(M, M_I) \) formed from \( M = (\text{In}, \text{Out}, S, \text{Mem}, \Phi, F, s_0, m_0, S) \) and \( M_I = (\text{In}, \text{Out}, S', \text{Mem}, \Phi', F', s'_0, m_0, S') \), is the stream X-machine \((\text{In}, \text{Out}, S_P, \text{Mem}, \Phi', F_P, (s_0, s'_0), m_0, S_P)\) in which \( S_P = (S \times S') \cup \{\text{Fail}\} \) (\( \text{Fail} \notin S \times S' \)) and the (partial) next state function \( F_P \) is defined by the following rules:

- For all \( f' \in \Phi' \), \( F_P(\text{Fail}, f') = \text{Fail} \).
- Given state \((s, s') \in S_P\) and \( f' \in \Phi' \), \( F_P((s, s'), f') \) is defined by:
  1. If \((s', f') \in \text{dom} F'\) and there exists \( f \in \Phi \) such that \((s, f) \in \text{dom} F\) and \( f' \leq f \) then \( F_P((s, s'), f') = (F(s, f), F'(s', f'))\)
  2. Else if \((s', f') \in \text{dom} F'\) then \( F_P((s, s'), f') = \text{Fail} \).

In a slight abuse of notation, \( F_P \) with be used to denote the transition function for both \( P(M, M_I) \) and \( \text{Abs}(P(M, M_I)) \). Similarly, \( F' \) will be used to denote the (partial) transition function for \( M_I \), \( A(M_I) \), and \( \text{Abs}(M_I) \).
The following relates sequences in $A(P(M, M_I))$ to those in $A(M)$ and $A(M_I)$.

**Lemma 13** Suppose the design for test conditions hold and $\overline{f'} \in \Phi^*$, $\overline{f} \in \Phi^*$ with $\overline{f'} \preceq^* \overline{f}$. Then $F_P^*((s_0, s_0'), \overline{f'}) = (s, s')$ if and only if $F^*(s_0, \overline{f}) = s$ and $F'^*(s_0', \overline{f'}) = s'$.

**Proof**

There are two cases to consider.

Case 1: $\Rightarrow$

Proof by induction on the length of $\overline{f'}$. The base case, in which $\overline{f'} = \epsilon$, clearly holds.

Suppose now that the result holds for all sequences in $\Phi^*$ of length less than $k$, $k \geq 1$, and $\overline{f}$ has length $k$. Then $\overline{f'} = \overline{f}_1 \overline{f}_2'$ for some $\overline{f}_2' \in \Phi^*$ and $\overline{f} = \overline{f}_1 \overline{f}_2$ for some $\overline{f}_1$ and $\overline{f}_2$ with $\overline{f}_1 \preceq^* \overline{f}_1$ and $\overline{f}_2' \preceq \overline{f}_2$.

Suppose that $F_P^*((s_0, s_0'), \overline{f'}) = (s, s')$ and consider the state $(s_i, s_i') = F_P^*((s_0, s_0'), \overline{f}_1)$. By the inductive hypothesis, $F^*(s_0, \overline{f}_1) = s_i$ and $F'^*(s_0', \overline{f}_1) = s_i'$. By the definition of $F_P$ and the fact that $F_P^*((s_0, s_0'), \overline{f}_1) = (s, s')$, $F(s_i, \overline{f}_2) = s$ and $F'(s_i', \overline{f}_2') = s'$. Thus $F^*(s_0, \overline{f}) = s$ and $F'^*(s_0', \overline{f'}) = s'$ as required.

Case 2: $\Leftarrow$

Proof by induction on the length of $\overline{f'}$. The base case, in which $\overline{f'} = \epsilon$, clearly holds.

Suppose now that the result holds for all sequences in $\Phi^*$ of length less than $k$, $k \geq 1$, and $\overline{f}$ has length $k$. Then $\overline{f'} = \overline{f}_1 \overline{f}_2'$ for some $\overline{f}_2' \in \Phi^*$ and $\overline{f} = \overline{f}_1 \overline{f}_2$ for some $\overline{f}_1$ and $\overline{f}_2$ with $\overline{f}_1 \preceq^* \overline{f}_1$ and $\overline{f}_2' \preceq \overline{f}_2$.

Suppose that $F^*(s_0, \overline{f}) = s$ and $F'^*(s_0', \overline{f'}) = s'$. Consider the states $s_i = F^*(s_0, \overline{f}_1)$ and $s_i' = F'^*(s_0', \overline{f}_1)$. Clearly $F(s_i, \overline{f}_2) = s$ and $F'(s_i', \overline{f}_2') = s'$. By the inductive hypothesis, $F_P^*((s_0, s_0'), \overline{f}_1) = (s_i, s_i')$. By the definition of $F_P$, $F_P((s_i, s_i'), \overline{f}_2) = (s, s')$. Thus $F_P^*((s_0, s_0'), \overline{f'}) = (s, s')$ as required. $\square$

It is worth noting that, by Lemma 3, if state $Fail$ of $Abs(P(M, M_I))$ is reached using $\overline{f}$, the state $Fail$ of $P(M, M_I)$ can be reached using an input sequence consistent with $TE$ for $\overline{f}$. The following relates the property of interest, $L(Abs(M_I)) \subseteq L(A(M))$, to the structure of the product machine.

**Lemma 14** Suppose the design for test conditions hold. Then $L(Abs(M_I)) \subseteq L(A(M))$ if and only if the state $Fail$ of $Abs(P(M, M_I))$ cannot be reached.
Suppose the design for test conditions hold. If $M$ and $M_I$ are completely specified then $M_I$ conforms to $M$ if and only if the state $\text{Fail}$ of $\Abs(P(M, M_I))$ cannot be reached from the initial state of $\Abs(P(M, M_I))$.

**Theorem 15** Suppose the design for test conditions hold. If $M$ and $M_I$ are completely specified then $M_I$ conforms to $M$ if and only if the state $\text{Fail}$ of $\Abs(P(M, M_I))$ cannot be reached from the initial state of $\Abs(P(M, M_I))$.

**Proof**

The result follows from Corollary 8 and Lemma 14.

Testing may now be seen as a problem of determining whether the state $\text{Fail}$ of $\Abs(P(M, M_I))$ is reachable from $(s_0, s'_0)$. The next section will consider the problem of applying black-box testing in order to decide this.

The following two results show that a sequence $\vec{f}$ reaches that state $\text{Fail}$ of $\Abs(P(M, M_I))$ if and only if testing using the test process, applied to $\vec{f}$, finds a failure.

**Lemma 16** Suppose the design for test conditions hold. If $\vec{f} \in \Phi^*$ reaches the
state $\text{Fail}$ of $\text{Abs}(P(M, M_I))$ then the behaviour produced by the test process applied to $\overline{f}$ and $I$ is not allowed by the specification ($t(\overline{f}) \not\in [M]$).

Proof

Let $\overline{g}$ denote a minimal initial subsequence of $\overline{f}$ that reaches $\text{Fail}$ and $\overline{g} = \overline{g}_1 g$ ($g \in \Phi$). Thus $\overline{g}_1$ reaches some state $(s, s')$ of the product machine and $\overline{g}_1 \in L(A(M)) \cap L(\text{Abs}(M_I))$.

If $t(\overline{g}_1) \not\in [M]$, the result follows immediately. Suppose $t(\overline{g}_1) \in [M]$ and that the memory in $M$ is $m \in M$ after behaviour $t(\overline{g}_1) = (\overline{x}, \overline{y})$. By Lemma 5, since $\overline{g}_1 \in L(A(M))$, the behaviour $(\overline{x}, \overline{y})$ is achieved in $M$ through $\overline{g}_1$. Similarly, since $\overline{g}_1 \in L(\text{Abs}(M_I))$ and $\Phi$ is output distinguishable with respect to $TE$, the behaviour $(\overline{x}, \overline{g})$ in $M_I$ is achieved through some $\overline{g}'_1 \leq^{*} \overline{g}_1$. Since $\Phi$ is observable with respect to $TE$, the memory of $M_I$ after $(\overline{x}, \overline{g})$ is $m$. The test process now applies some $x \in U_g$ such that $(m, x) \in \text{dom } g$.

By the definition of $P(M, M_I)$, since $F_p((s, s'), g) = \text{Fail}$, $(s', g) \in \text{dom } F'$ and $(s, g) \not\in \text{dom } F$. Suppose $I$ produces output $y$ after the input of $x$ following the input/output sequence of $\overline{x}/\overline{g}$. Since, $(s, g) \not\in \text{dom } F$, by the output distinguishability of $\Phi$ with respect to $TE$, $M$ cannot allow output $y$ after the input/output behaviour $\overline{x}/\overline{g}$. Thus, $(\overline{x}x, \overline{g}y) \not\in [M]$ and so $t(\overline{f}) \not\in [M]$ as required.

Lemma 17 Suppose the design for test conditions hold. If the behaviour produced by the test process applied to $\overline{f}$ and $I$ is not allowed by the specification ($t(\overline{f}) \not\in [M]$) then $\overline{f}$ reaches the state $\text{Fail}$ of $\text{Abs}(P(M, M_I))$.

Proof

Proof by contradiction: suppose that $t(\overline{f}) \not\in [M]$ but that $\overline{f}$ does not reach the state $\text{Fail}$ of $\text{Abs}(P(M, M_I))$. Then $\overline{f}$ must reach some state $(s, s')$ of $\text{Abs}(P(M, M_I))$. By Lemma 13, $\overline{f} \in L(A(M)) \cap L(\text{Abs}(M_I))$. By Lemma 10, $t(\overline{f}) \in \langle \overline{f} \rangle$. This contradicts $t(\overline{f}) \not\in [M]$ as required.

8.2 Generating tests

This section will consider the problem of finding some set $T$ of sequences from $\Phi^*$ such that the state $\text{Fail}$ of $\text{Abs}(P(M, M_I))$ is reachable if and only if the test process applied to the IUT with $\pi$ leads to a failure for some $\pi \in T$. By Lemmas 16 and 17, if the product machine was known it would be sufficient to produce a set of tests that, between them, reach every state of $\text{Abs}(P(M, M_I))$. While the product machine is not known, it is possible to reason about it and, on this basis, to limit testing. In particular, testing can be seen as a process of
searching for a minimal length sequence to the state $\text{Fail}$. Thus, where it can be shown that a sequence leads to a repeated state of $\text{Abs}(P(M, M_I))$, this sequence need not be extended.

Lemma 18 will give a sufficient condition for a sequence from $\Phi^*$ to meet some state of $\text{Abs}(P(M, M_I))$ that has already been met. This condition will be used, in test generation, to determine when an element of $\Phi^*$ need not be extended further. It thus forms the basis of test generation: keep on extending sequences until the condition is satisfied. The condition is based on the idea of state counting which has previously been used in testing from a non-deterministic finite state machine [31].

Lemma 19 shows that the proposed test is finite irrespective of the choice of $V$ and $W$. In Theorem 21 it is proved that if $I$ passes the test then the state $\text{Fail}$ of $\text{Abs}(P(M, M_I))$ is not reachable. Lemma 22 then proves the converse: that if state $\text{Fail}$ of $\text{Abs}(P(M, M_I))$ is not reachable then $I$ passes the test. These results are summarised in Theorem 23. Finally, in Theorem 24, results are brought together to prove that the test determines correctness under the design for test conditions.

8.2.1 Initial observations

Recall that $n'$ is an upper bound on the number of states of $M_I$. The first observation that may be made is that, since $\text{Abs}(P(M, M_I))$ has at most $n'n + 1$ reachable states, the state $\text{Fail}$ is reachable if and only if it is reachable by some sequence of length no more than $n'n$. Thus it is sufficient to use the set $\mathcal{T}_{n'n} = \Phi^{n'n}$ and test by applying the test process to the IUT using every element of $\mathcal{T}_{n'n}$. However, it will transpire that a smaller test will suffice.

8.2.2 Exploring the product machine

This section will adapt the notion of state counting [30,31,37], to reason about the states of the product machine reached during testing. Throughout this section $V$ and $W$ will denote the deterministic state cover and the characterising set to be used in testing. Given set $K \subseteq S$, $\hat{K}$ will denote the set of states of $K$ that are reached by sequences in $V$: $\hat{K} = K \cap S_V$. Given $\pi \in V$, $s_{\pi}$ denotes the state $F^*(s_0, \pi)$.

The set $W$ pairwise distinguishes the states of some $T \subseteq S$ if and only if for every $s, s' \in T$ with $s \neq s'$, some sequence from $W$ distinguishes $s$ and $s'$. The following notation will be used in state counting.

**Definition 33** Suppose that the set $T$ of states of $M$ are pairwise distinguished by $W$. Let $n(s, \pi, \mathcal{F})$ denote the number of times that $s$ is met by follow-
Given sets $A$ and $B$ of sequences, $AB$ will denote \{c | \exists a \in A, b \in B. c = ab\}. Suppose that it is known, from testing, that $VW \subseteq L(Abs(M_I))$ ($I$ has been tested by applying the test process to each element of $VW$ and no failures have been observed). Consider now a sequence in the form of $\overline{\tau f}$ for $\tau \in V$ and $\overline{f} \in \Phi^*$. Suppose testing demonstrates that the set $Pre(\overline{\tau f})W$ is contained in $L(Abs(M_I))$. It is now possible to consider the states of $Abs(P(M, M_I))$ met by $\overline{\tau f}$ and $V$. The following gives a sufficient condition for there to have been a repetition in the states visited and thus a condition under which a sequence $\overline{\nu f}$ need not be extended.

**Lemma 18** Suppose the design for test conditions hold, $\overline{\tau f} \in L(A(M))$, and for all $\tau \in VW \cup Pre(\overline{\tau f})W$, the behaviour produced by the test process applied to $\tau$ and the IUT $I$ is allowed by the specification ($t(\tau) \in [M]$). Suppose further that there exists some set $T$ of states of $M$, that are pairwise distinguished by $W$, such that $n(T, \tau, \overline{f}) > n' - |\bar{T}|$. Then some state of $Abs(P(M, M_I))$, reached by $\nu f$ followed by some non-empty prefix of $\overline{f}$, has either been met earlier in $\overline{f}$ or is reached by some $\overline{\nu'} \in V$.

**Proof**

A proof by contradiction will be produced: suppose that the following hold.

1. $n(T, \overline{\nu f}) > n' - |\bar{T}|$.
2. The path through the states of $Abs(P(M, M_I))$, formed by following $\overline{f}$ from the state reached by $\overline{\nu}$, is cycle free.
3. No state of $Abs(P(M, M_I))$ met, by following $\overline{f}$ after $\overline{\nu}$, is reached by a sequence from $V$.

Let $T = \{s^1, \ldots, s^k\}$ and let $a_j = n(s^j, \tau, \overline{f})$ denote the number of times state $s^j$ is met in $A(M)$ by the path labelled $\overline{f}$ from $s_\tau$. Given $s^j \in T$ let $R_j$ denote the set of sequences from $V \cup Pre(\overline{\tau f})W$ that reach state $s^j$.

By Lemma 12, $W$ pairwise distinguish each state reached by sequences in $R_j$ from each state reached by a sequence in $R_k$ for all $s^j, s^k \in T$ with $s^j \neq s^k$. Further, since states of the product machine are not repeated, any two sequences from some $R_j$, must reach different states of $Abs(M_I)$. Thus, at least $\sum_{s^j \in T} |R_j| = |\bar{T}| + \sum_{j=1}^k a_j = |\bar{T}| + n(T, \overline{\nu f})$ distinct states of $Abs(M_I)$ are met by $V$ and by following $\overline{\nu}$ by $\overline{f}$. Thus, since $Abs(M_I)$ has at most $n'$ states, $|\bar{T}| + n(T, \overline{\nu f}) \leq n'$ and so $n(T, \overline{\nu f}) \leq n' - |\bar{T}|$. This provides a contradiction as required. 

\[\square\]
Based on this result each state, other than Fail, of the product machine is reached by a test in which each \( v \) contributes a test set of the form of \( \bigcup_{h \in \Upsilon_v} \text{Pre}(\pi h) W \) for the set \( \Upsilon_\pi \) defined in Definition 34.

**Definition 34** Given \( \pi \in V \), we require each \( \Upsilon_\pi \subseteq \Phi^* \) to be a set such that the following properties hold:

1. For all \( \pi h \in \Upsilon_\pi \) there exists some set \( T \subseteq S \) of states that are pairwise distinguished by \( W \) such that \( n(T, \pi h) > n' - |T| \).
2. For all \( \pi f \in L(A(M)) \) there exists \( \pi \in V \) and \( \pi h \in \Upsilon_\pi \) such that one of the following holds:
   - (a) \( \pi h \in \text{Pre}(\pi f) \)
   - (b) \( \pi f \in \text{Pre}(\pi h) \)

The first property guarantees that no sequences in \( \Upsilon_\pi \) need be extended further, since extending these sequences is guaranteed to reach states of the product machine already reached. The second property guarantees that the set of sequences in \( \Upsilon_\pi \) is sufficient: every sequence in \( L(A(M)) \) is either in some \( \text{Pre}(\pi h) \) for some \( h \in \Upsilon_\pi \), and so will be tested, or is an extension of a sequence in some \( \{\pi\} \Upsilon_\pi \) and so need not be used.

Given \( \pi \in V \), \( \Upsilon_\pi \) is developed by devising a tree in which paths from the root represent walks in \( A(M) \) from \( s_\pi \). A node is a leaf if and only if it satisfies the first condition above: it then need not be extended further. The second condition follows immediately from \( \epsilon \) being in \( V \) and from the way in which the \( \Upsilon_\pi \) are generated. The algorithm for producing the \( \Upsilon_\pi \) may be summarised by the following in which \( \Upsilon \) denotes the sequences (corresponding to leaves) found so far and \( \Upsilon^c \) denotes the sequences current being considered.

1. Input \( \pi, V, W, \) and \( M \).
2. Set \( \Upsilon = \emptyset, \Upsilon^c = \{<f>| (s_\pi, f) \in \text{dom } F \} \).
3. Repeat
   4. \( \Upsilon = \Upsilon \cup \{\pi f | \pi f \in \Upsilon^c \}$ such that there exists a set \( T \) of states of \( M \) pairwise distinguished by \( W \) such that \( n(T, \pi f) > n' - |T| \} \).
   5. \( \Upsilon^c = \Upsilon^c \setminus \Upsilon \).
   6. \( \Upsilon^c = \{\pi g | \pi g \in \Upsilon^c \wedge (F^*(s_\pi, \pi f), g) \in \text{dom } F \} \).
   7. Until \( \Upsilon^c = \emptyset \).
   8. Output \( \Upsilon \).

Each iteration of the algorithm involves deciding which elements of \( \Upsilon^c \) satisfy the termination criterion, and thus do not need extending, and then extending the others. A sequence \( \pi f \) to be extended is extended by the relation symbols from \( \Phi \) that label transitions from the state \( s \) of \( M \) reached by \( \pi f \) from \( s_\pi \).

From now on it will be assumed that the \( \Upsilon_\pi \) to be used in testing have been chosen, and that each \( \Upsilon_\pi \) has been produced in the above manner.
The following shows that the $\Upsilon_\pi$, as generated above, are finite.

**Lemma 19** For each $\pi \in V$, no sequence in $\Upsilon_\pi$ has length greater than $n'n$.

Proof

Observe that any path of length $n'n$ or more through $A(M)$ must meet some state $s$ at least $n'$ times. The result now follows by observing that the sequence $\vec{f}$ corresponding to this path satisfies the termination criterion with $T = \{s\}$. □

By Lemma 18, if for all $\pi \in V, h \in \Upsilon_\pi, f \in Pre(\pi h)W$ we have $t(f) \in [M]$ then the set of $\{\pi\}\Upsilon_\pi$ ($\pi \in V$) must reach every reachable state of $\text{Abs}(P(M, M_I))$ except, possibly, Fail. Thus, if Fail is reachable then it is either reached by a sequence in some $\{\pi\}\Upsilon_\pi$ or by the extension of one of these sequences by some element of $\Phi$. This leads to testing by applying the test process to each element of the following set:

$$E(V, W, M) = \bigcup_{\pi \in V, h \in \Upsilon_\pi} Pre(\pi h)(W \cup \Phi)$$

Test generation may thus proceed via the following algorithm$^3$.

1. Choose some deterministic state cover $V$ and characterising set $W$.
2. For each $\pi \in V$ generate $\Upsilon_\pi$.

**Theorem 20** For any choice of deterministic state cover $V$ and characterising set $W$, the set $E(V, W, M)$ is finite and may be computed.

Proof

First note that each $\Upsilon_\pi$ is found using a search in which a sequence is not extended if it satisfies the condition given in Lemma 18. By Lemma 19 the sequences in the $\Upsilon_\pi$ cannot have length greater than $nn'$. The result thus follows. □

The following results show that if $I$ passes the test then $I$ must be correct.

**Theorem 21** Suppose that the design for test conditions hold and that for all $\vec{f} \in E(V, W, M), t(\vec{f}) \in [M]$. Then the state Fail of $\text{Abs}(P(M, M_I))$ is not reachable from the initial state of $\text{Abs}(P(M, M_I))$.

$^3$ The choice of $V$ and $W$ is left to the tester. Note that even when considering a non-deterministic finite state machine, the problem of deciding whether two states can be distinguished is PSPACE-complete [2].
Proof

Proof by contradiction: suppose that for all $f \in E(V, W, M)$, $t(f) \in \lfloor M \rfloor$ and that the state $\text{Fail}$ of $\text{Abs}(P(M, M_I))$ is reachable. Let $\overline{g} \in \Phi^*$ denote a minimal extension to a sequence in $V$ that reaches the state $\text{Fail}$ of $\text{Abs}(P(M, M_I))$. Note that since $\varepsilon \in V$ there is always some such $\overline{g}$: every sequence that reaches $\text{Fail}$ is an extension of some sequence in $V$.

Since $\overline{g}$ reaches the state $\text{Fail}$, $\overline{g} \in L(\text{Abs}(M_I)) \setminus L(A(M))$. By the minimality of $\overline{g}$, $\overline{g} = \overline{g}_1g$ for some $g \in \Phi$ and $\overline{g}_1 \in L(A(M))$. By the definition of the $\Upsilon_v$, there are now two possibilities:

(1) There exists $\overline{v} \in V$, $\overline{h} \in \Upsilon_{\overline{v}}$ such that $\overline{v}\overline{h} \in \text{Pre}(\overline{g}_1)$.

(2) There exists $\overline{v} \in V$, $\overline{h} \in \Upsilon_{\overline{v}}$ such that $\overline{g}_1 \in \text{Pre}(\overline{v}\overline{h}) \setminus \{\overline{v}\overline{h}\}$.

In the first case $\overline{g}$ extends $\overline{v}\overline{h}$. By Lemma 18, this contradicts the minimality of $\overline{g}$. In the second case each extension of $\overline{g}_1$ by an element of $\Phi$ is in $\Upsilon_{\overline{v}}$. Thus $\overline{g}_1g$ is contained in the set of sequences from $\Phi^*$ to which the test process is applied and so $t(\overline{g}_1g) \in \lfloor M \rfloor$. By Lemma 16, this contradicts $\overline{g}$ reaching the state $\text{Fail}$ as required.

The following shows that if $\text{Fail}$ is not reachable then $I$ passes the test.

**Lemma 22** Suppose the design for test conditions hold. If the state $\text{Fail}$ of $\text{Abs}(P(M, M_I))$ is not reachable from the initial state of $\text{Abs}(P(M, M_I))$ then for all $f \in E(V, W, M)$, $t(f) \in \lfloor M \rfloor$.

Proof

Since $M$ and $M_I$ are completely specified, by Theorem 15, $I$ conforms to $M$. Thus, all behaviours that may be produced by $M_I$ are allowed by $M$. The result thus follows.

**Theorem 23** Suppose the design for test conditions hold. Then the state $\text{Fail}$ of $\text{Abs}(P(M, M_I))$ is not reachable from the initial state of $\text{Abs}(P(M, M_I))$ if and only if for all $f \in E(V, W, M)$, $t(f) \in \lfloor M \rfloor$.

Proof

This follows from Theorem 21 and Lemma 22.

The following is the main result of this paper.

**Theorem 24** If the design for test conditions hold and $M$ and $M_I$ are completely specified then $I$ conforms to $M$ if and only if for all $f \in E(V, W, M)$, $t(f) \in \lfloor M \rfloor$.  

45
Proof

This follows from Theorem 23 and Theorem 15. □

Now consider the example. $V$ and $W$ are taken to be the sets $\{\epsilon, < \text{Sub} >\}$ and $\{< \text{Sub} >, < \text{SubR} >\}$ respectively and $S_V = \{S_0, S_1\}$. There is no sequence that distinguishes $S_1$ and $S_2$ since they are not pairwise distinguishable. Therefore the maximal pairwise distinguishable sets of states are $A = \{S_0, S_1, S_3\}$ and $B = \{S_0, S_2, S_3\}$. These will be used in constructing the sequences of $F_i$.

It will be assumed that the IUT contains at most four states, so $n' = 4$. For each state in $S_V$, the sequences in $\Upsilon_\pi$ must be constructed. The process can be considered as determining for each state $s \in S_V$ a set of paths, in a tree rooted on $s$, for which the leaves are determined by state counting. In this case there are two states to consider: $S_0$ and $S_1$. In generating the $\Upsilon_\pi$, a node $n_i$ of the tree formed is a leaf if and only if at least one of the following hold:

1. $n' - |\hat{A}| + 1 = 3$ or more nodes on the path from the root to $n_i$ represent states that are contained in $A$.
2. $n' - |\hat{B}| + 1 = 4$ or more nodes on the path from the root to $n_i$ represent states contained in $B$.

In each case the root is not included in this calculation.

To provide an illustration of the process involved, the expansion of the tree for $\Upsilon_\epsilon$ is shown in Figure 4. For each leaf $n_i$, this shows the set, or sets, through which it may be shown that $n_i$ is a leaf.

In the tree, each node has a corresponding unique state of the specification. This is guaranteed since the associated automaton $A(M)$ is deterministic. Where a node with state $s$ as label is not a leaf, it is extended by each relation from $\Phi$ that labels a transition from state $s$ in $M$. These labels are not shown in Figure 4 in order to simplify the figure. Where multiple transitions go between two states, this is represented by a single edge as explained in Figure 4. Since there is a transition with relation $\text{Sub}$ from $S_0$ to $S_1$, for each node $n$ that is not a leaf and has label $S_0$, there is an edge that has label $\text{Sub}$ from $n$ to some node $n'$ with label $S_1$. An example of this is the edge from the root to a node with label $S_1$.

A node $n$ is a leaf if the path from the root to $n$ satisfies the termination criterion that defines the $\Upsilon_\pi$: 3 or more nodes (after the root) on the path from the root to $n_i$ represent states that are contained in $A$ or 4 or more nodes on the path from the root to $n_i$ represent states contained in $B$. In Figure 4 an arrow from letter A to a leaf indicates that the node is a leaf for the first of these reasons while an arrow from letter B to a leaf indicates
that the node is a leaf for the second reason. Observe that some nodes may be leaves under both criteria. An example of this is the leaf that is reached by the path $S_0 \rightarrow S_2 \rightarrow S_2 \rightarrow S_0 \rightarrow S_1 \rightarrow S_0$.

Each leaf represents the sequence from $\Phi^*$ generated by following the path from the root to that leaf. For example, the path $S_0 \rightarrow S_1 \rightarrow S_0 \rightarrow S_1$ represents the sequence $<\text{Sub}, \text{Print}, \text{Sub}>$. $\Upsilon_\epsilon$ is the set of such sequences.

Note that if the brute-force approach is applied, without using $V$ or $W$, we get the test set $\mathcal{T}_{n/n'} = \Phi^{n'n}$ which contains $13^{16}$ sequences (since we test from the completely-specified stream X-machine given in Figure 2). Clearly, far fewer test sequences are produced using state counting.

9 Observations and Future Work

It is worth noting that if all states of $M$ are d-reachable and pairwise distinguishable then this method reduces to the W-method [7]. Generally, increasing the size of either $V$ or $W$ reduces the test number of test sequences required. Naturally the condition, that all states of $M$ are d-reachable and pairwise distinguishable might be seen as a further design for test condition. Interestingly, this condition does not require the processing relations of $M$ to be deterministic. Instead, it requires that there are sufficient implemented sequences from
Φ* to reach and pairwise distinguish the states of M. These sequences themselves may contain non-determinism: they may contain relations. Thus, it is possible for all of the states of M to be d-reachable and pairwise distinguishable without there being any (non-empty) input sequence for which there is only one allowed output sequence.

Since the implementation is deterministic, its response to an input sequence π is fixed: if π is input again, in the initial state, the same output sequence will be produced. This property has been utilised, in order to reduce the test effort, when testing a deterministic implementation against a non-deterministic finite state machine [15]. Potentially, it might also be used to reduce the effort when testing a deterministic implementation against a non-deterministic stream X-machine.

Suppose some state s ∈ S of M is not d-reachable. Suppose further that, in testing, some input sequence π triggers an output sequence π with the property that, in M, (π, y) ∈ (f) and F*(s0, f) = s. Then s may now be considered to be d-reachable by f and so s may be added to SV and f may be added to V. This suggests that the test might be adaptive: the tests applied depend upon the results of earlier tests.

The behaviour observed during testing may also help the tester to reason about the states of P(M, Mf) that are met. For example, while two states s′ 1 and s′ 2 of Mf may conform to the same state s of M, they may be distinguished during testing. The problem of finding ways of exploiting such information, in order to reduce the test effort, will be a topic of future work.

This paper has assumed that M and Mf are completely specified. While this is often a reasonable assumption, it is worth considering how this condition may be relaxed. It seems likely that a test generation algorithm might be similar to that outlined in this paper. However, by Theorem 7, an additional element would be required. This would check that dom M = dom Mf. This could be achieved by checking that the union of the input domains of the relations executable from a state of the product machine is the same as that for the corresponding state of M. Tests might be used to check this property at each state of the product machine reached in the search.

Finally, it should be possible to weaken the assumption that Φ is observable with respect to TE. Instead, it should be sufficient to assume that for each f ∈ Φ, m ∈ M, x ∈ Uf, and y ∈ Out such that there exists m′ ∈ Mem with ((m, x), (m′, y)) ∈ f, there are only a finite number of possible memory values after output y has been observed in response to the input of x when the memory is m. This assumption might lead to a test that considers all possible memory values after an observed behaviour.
10 Conclusions

This paper has introduced a test generation algorithm for testing a deterministic implementation against a non-deterministic stream X-machine. The test produced is guaranteed to determine correctness under certain design for test conditions.

The situation addressed is one in which the implementation is deterministic and the specification is non-deterministic. This is important because, while implementations are typically deterministic, non-determinism aids abstraction and so is often deployed in specifications. This case has not been previously covered in the literature.

Previous work on testing against a stream X-machine has utilised the W-method. This is possible because, in the cases previously considered, for the implementation to be correct it must have the same structure as the specification. Here, however, the implementation may conform to the specification and yet have a significantly different structure. Instead of using the W-method, test generation has been based on the product machine: testing can be represented as a process of executing the implementation under test in order to decide whether the special state \textit{Fail} of the product machine is reachable.

Where the implementation is deterministic, test output may provide information that can be used to further reduce the test effort. Such adaptive testing will form a topic for future research.

Acknowledgments

We would like to thank Dr Kirill Bogdanov and the anonymous reviewers, whose many useful comments significantly strengthened this paper. This work was supported by EPSRC grants: GR/R43150, Formal Methods and Testing (FORTEST) and GR/R98938/01, Testability Transformation (TeTra).

References


